ST72F324BK4T3 STMicroelectronics, ST72F324BK4T3 Datasheet - Page 113

IC MCU 8BIT 16K FLASH 32-TQFP

ST72F324BK4T3

Manufacturer Part Number
ST72F324BK4T3
Description
IC MCU 8BIT 16K FLASH 32-TQFP
Manufacturer
STMicroelectronics
Series
ST7r
Datasheet

Specifications of ST72F324BK4T3

Core Processor
ST7
Core Size
8-Bit
Speed
8MHz
Connectivity
SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
24
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
3.8 V ~ 5.5 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
32-TQFP, 32-VQFP
Processor Series
ST72F3x
Core
ST7
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
SCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
32
Number Of Timers
3
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Development Tools By Supplier
ST7232X-EVAL, ST7MDT20-DVP3, ST7MDT20J-EMU3, STX-RLINK
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 12 Channel
A/d Bit Size
10 bit
A/d Channels Available
12
Height
1.4 mm
Length
7 mm
Supply Voltage (max)
5.5 V
Supply Voltage (min)
3.8 V
Width
7 mm
For Use With
497-6421 - BOARD EVAL DGTL BATT CHGR DESIGN497-5046 - KIT TOOL FOR ST7/UPSD/STR7 MCU
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
497-8241
ST72F324BK4T3

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72F324BK4T3
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
ST72F324BK4T3
Manufacturer:
ST
0
Part Number:
ST72F324BK4T3TR
Manufacturer:
STMicroelectronics
Quantity:
10 000
ST72324B-Auto
10.5.4
Functional description
The block diagram of the serial control interface is shown in
dedicated registers:
Refer to the register descriptions in
Serial data format
Word length may be selected as being either 8 or 9 bits by programming the M bit in the
SCICR1 register (see
The TDO pin is in low state during the start bit.
The TDO pin is in high state during the stop bit.
An Idle character is interpreted as an entire frame of ‘1’s followed by the start bit of the next
frame which contains data.
A Break character is interpreted on receiving ‘0’s for some multiple of the frame period. At
the end of the last break frame the transmitter inserts an extra ‘1’ bit to acknowledge the
start bit.
Transmission and reception are driven by their own baud rate generator.
Figure 56. Word length programming
2 control registers (SCICR1 and SCICR2)
a status register (SCISR)
a baud rate register (SCIBRR)
an extended prescaler receiver register (SCIERPR)
an extended prescaler transmitter register (SCIETPR)
Data frame
9-bit word length (M bit is set)
Start
bit
Data frame
8-bit word length (M bit is reset)
Start
bit
bit 0
bit 0
Figure
bit 1
bit 1
55).
bit 2
Doc ID13466 Rev 4
bit 2
bit 3
Section 10.5.7
bit 3
Idle frame
Break frame
Idle frame
Break frame
bit 4
bit 4
bit 5
bit 5
bit 6
for the definitions of each bit.
bit 6
Possible
bit 7 bit 8
Parity
bit 7
bit
Possible
Parity
bit
Figure
Stop
Bit
Stop
bit
Extra
Next data frame
Next
Start
Start
bit
bit
55. It contains six
’1’
Extra
Next data frame
Next
Start
Start
bit
bit
’1’
On-chip peripherals
Start
bit
Start
bit
113/198

Related parts for ST72F324BK4T3