HD64F3437TFI16V Renesas Electronics America, HD64F3437TFI16V Datasheet - Page 330

no-image

HD64F3437TFI16V

Manufacturer Part Number
HD64F3437TFI16V
Description
MCU FLASH 60K 100-TQFP
Manufacturer
Renesas Electronics America
Datasheet

Specifications of HD64F3437TFI16V

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3437TFI16V
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
HD64F3437TFI16V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
A:
DATA: Transferred data. The bit length is set by bits BC2 to BC0 in ICMR. The MSB-first or
P:
13.3.2
In master transmit mode, the master device outputs the transmit clock and transmit data, and the
slave device returns an acknowledge signal. The transmit procedure and operations in master
transmit mode are described below.
1. Set bits MLS and WAIT in ICMR and bits ACK and CKS2 to CKS0 in ICCR according to the
2. Read BBSY in ICSR, check that the bus is free, then set MST and TRS to 1 in ICCR to select
3. Write data in ICDR. The master device outputs the written data together with a sequence of
4. When one byte of data has been transmitted, IRIC is set to 1 in ICSR at the rise of the ninth
298
SDA
SCL
operating mode. Set bit ICE in ICCR to 1.
master transmit mode. After that, write 1 in BBSY and 0 in SCP. This generates a start
condition by causing a high-to-low transition of SDA while SCL is high.
transmit clock pulses at the timing shown in figure 13.6. If FS is 0 in SAR, the first byte
following the start condition contains a 7-bit slave address and indicates the transmit/receive
direction. The selected slave device (the device with the matching slave address) drives SDA
low at the ninth transmit clock pulse to acknowledge the data.
transmit clock pulse. If IEIC is set to 1 in ICCR, a CPU interrupt is requested. After one frame
has been transferred, SCL is automatically brought to the low level in synchronization with the
internal clock and held low.
Stop condition. The master device drives SDA from low to high while SCL is high.
S
Acknowledge. The receiving device (the slave in master transmit mode, or the master in
master receive mode) drives SDA low to acknowledge a transfer. If transfers need not be
acknowledged, set the ACK bit to 1 in ICCR to keep the interface from generating the
acknowledge signal and its clock pulse.
LSB-first format is selected by bit MLS in ICMR.
Master Transmit Operation
SLA
1-7
R/W
8
9
A
Figure 13.5 I
1-7
DATA
2
C Bus Timing
8
9
A
1-7
DATA
8
A/A
9
P

Related parts for HD64F3437TFI16V