ATMEGA325V-8AU Atmel, ATMEGA325V-8AU Datasheet - Page 162

IC AVR MCU 32K 8MHZ 64TQFP

ATMEGA325V-8AU

Manufacturer Part Number
ATMEGA325V-8AU
Description
IC AVR MCU 32K 8MHZ 64TQFP
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheets

Specifications of ATMEGA325V-8AU

Core Processor
AVR
Core Size
8-Bit
Speed
8MHz
Connectivity
SPI, UART/USART, USI
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
54
Program Memory Size
32KB (16K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TQFP, 64-VQFP
For Use With
ATSTK600-TQFP64 - STK600 SOCKET/ADAPTER 64-TQFP770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAG770-1005 - ISP 4PORT FOR ATMEL AVR MCU JTAG770-1004 - ISP 4PORT FOR ATMEL AVR MCU SPIATAVRISP2 - PROGRAMMER AVR IN SYSTEM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA325V-8AU
Manufacturer:
IXYS
Quantity:
230
Part Number:
ATMEGA325V-8AU
Manufacturer:
ATMEL
Quantity:
52
Part Number:
ATMEGA325V-8AU
Manufacturer:
Atmel
Quantity:
10 000
Company:
Part Number:
ATMEGA325V-8AU
Quantity:
20
Part Number:
ATMEGA325V-8AUR
Manufacturer:
Atmel
Quantity:
10 000
19.4
2570M–AVR–04/11
Frame Formats
or data change is the same. The basic principle is that data input (on RxD) is sampled at the
opposite XCK clock edge of the edge the data output (TxD) is changed.
Figure 19-3. Synchronous Mode XCK Timing.
The UCPOLn bit in UCSRnC selects which XCK clock edge is used for data sampling and which
is used for data change. As
at rising XCK edge and sampled at falling XCK edge. If UCPOLn is set, the data will be changed
at falling XCK edge and sampled at rising XCK edge.
A serial frame is defined to be one character of data bits with synchronization bits (start and stop
bits), and optionally a parity bit for error checking. The USART accepts all 30 combinations of
the following as valid frame formats:
A frame starts with the start bit followed by the least significant data bit. Then the next data bits,
up to a total of nine, are succeeding, ending with the most significant bit. If enabled, the parity bit
is inserted after the data bits, before the stop bits. When a complete frame is transmitted, it can
be directly followed by a new frame, or the communication line can be set to an idle (high) state.
Figure 19-4
optional.
1 start bit
5, 6, 7, 8, or 9 data bits
no, even or odd parity bit
1 or 2 stop bits
UCPOL = 1
UCPOL = 0
illustrates the possible combinations of the frame formats. Bits inside brackets are
RxD / TxD
RxD / TxD
XCK
XCK
Figure 19-3
shows, when UCPOLn is zero the data will be changed
ATmega325/3250/645/6450
Sample
Sample
162

Related parts for ATMEGA325V-8AU