MC908GR4CDWE Freescale Semiconductor, MC908GR4CDWE Datasheet - Page 136

IC MCU 4K FLASH 8MHZ 28-SOIC

MC908GR4CDWE

Manufacturer Part Number
MC908GR4CDWE
Description
IC MCU 4K FLASH 8MHZ 28-SOIC
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheets

Specifications of MC908GR4CDWE

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
SCI, SPI
Peripherals
LVD, POR, PWM
Number Of I /o
17
Program Memory Size
4KB (4K x 8)
Program Memory Type
FLASH
Ram Size
384 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 6x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-SOIC (7.5mm Width)
Controller Family/series
HC08
No. Of I/o's
21
Ram Memory Size
384Byte
Cpu Speed
8MHz
No. Of Timers
1
Embedded Interface Type
I2C, SCI, SPI
Rohs Compliant
Yes
Processor Series
HC08GR
Core
HC08
Data Bus Width
8 bit
Data Ram Size
384 B
Interface Type
SCI, SPI
Maximum Clock Frequency
8.2 MHz
Number Of Programmable I/os
21
Number Of Timers
3
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
FSICEBASE, DEMO908GZ60E, M68CBL05CE, M68EML08GPGTE
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit, 6 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Monitor ROM (MON)
15.3.2 Data Format
Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format.
Transmit and receive baud rates must be identical.
15.3.3 Break Signal
A start bit (0) followed by nine 0 bits is a break signal. When the monitor receives a break signal, it drives
the PTA0 pin high for the duration of two bits and then echoes back the break signal.
15.3.4 Baud Rate
The communication baud rate is controlled by the crystal frequency upon entry into monitor mode. The
divide by ratio is 1024.
If monitor mode was entered with V
was entered with V
32.768 kHz, to 2.4576 MHz. These latter two conditions for monitor mode entry require that the reset
vector is blank.
Table 15-3
standard baud rates can be accomplished using proportionally higher or lower frequency generators. If
using a crystal as the clock source, be aware of the upper frequency limit that the internal clock module
can handle. See
136
lists external frequencies required to achieve a standard baud rate of 9600 BPS. Other
START
23.6 5.0 V Control Timing
BIT
SS
0
on IRQ, then the internal PLL steps up the external frequency, presumed to be
9.8304 MHz
9.8304 MHz
Frequency
32.768 kHz
BIT 0
External
1
2
MC68HC908GR8 • MC68HC908GR4 Data Sheet, Rev. 7
MISSING STOP BIT
BIT 1
Table 15-3. Monitor Baud Rate Selection
3
Figure 15-3. Monitor Data Format
4
DD
Figure 15-4. Break Transaction
BIT 2
on IRQ, then the divide by ratio is also set at 1024. If monitor mode
5
V
IRQ
V
V
6
BIT 3
TST
DD
SS
and
7
23.7 3.0 V Control Timing
BIT 4
2.4576 MHz
2.4576 MHz
2.4576 MHz
Frequency
BIT 5
Internal
2-STOP BIT DELAY BEFORE ZERO ECHO
BIT 6
0
1
BIT 7
2
3
Baud Rate
STOP
BIT
(BPS)
for this limit.
9600
9600
9600
4
START
NEXT
5
BIT
6
Freescale Semiconductor
7

Related parts for MC908GR4CDWE