PIC16LF819T-E/SO Microchip Technology, PIC16LF819T-E/SO Datasheet - Page 112

IC PIC MCU FLASH 2KX14 18SOIC

PIC16LF819T-E/SO

Manufacturer Part Number
PIC16LF819T-E/SO
Description
IC PIC MCU FLASH 2KX14 18SOIC
Manufacturer
Microchip Technology
Series
PIC® 16Fr
Datasheets

Specifications of PIC16LF819T-E/SO

Core Processor
PIC
Core Size
8-Bit
Speed
10MHz
Connectivity
I²C, SPI
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
16
Program Memory Size
3.5KB (2K x 14)
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2 V ~ 5.5 V
Data Converters
A/D 5x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
18-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
PIC18F2450/4450
TABLE 9-9:
TABLE 9-10:
DS39760D-page 110
PORTE
LATE
TRISE
ADCON1
Legend: — = unimplemented, read as ‘0’
Note 1:
RE0/AN5
RE1/AN6
RE2/AN7
MCLR/V
RE3
Legend:
Note 1:
Name
Pin
(3)
2:
3:
(3)
PP
/
Implemented only when Master Clear functionality is disabled (MCLRE Configuration bit = 0); otherwise,
read as ‘0’.
RE3 is the only PORTE bit implemented on both 28-pin and 40/44-pin devices. All other bits are
implemented only when PORTE is implemented (i.e., 40/44-pin devices).
These registers and/or bits are unimplemented on 28-pin devices.
OUT = Output, IN = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Buffer Input.
RE3 does not have a corresponding TRISE<3> bit. This pin is always an input regardless of mode.
Bit 7
Function
PORTE I/O SUMMARY
SUMMARY OF REGISTERS ASSOCIATED WITH PORTE
MCLR
RE0
AN5
RE1
AN6
RE2
AN7
RE3
V
PP
Bit 6
Setting
TRIS
0
1
1
0
1
1
0
1
1
(1)
(1)
(1)
VCFG1
OUT
OUT
OUT
Bit 5
I/O
IN
IN
IN
IN
IN
IN
IN
IN
IN
I/O Type
ANA
ANA
ANA
ANA
DIG
DIG
DIG
ST
ST
ST
ST
ST
VCFG0
Bit 4
LATE<0> data output; not affected by analog input.
PORTE<0> data input; disabled when analog input enabled.
A/D input channel 5; default configuration on POR.
LATE<1> data output; not affected by analog input.
PORTE<1> data input; disabled when analog input enabled.
A/D input channel 6; default configuration on POR.
LATE<2> data output; not affected by analog input.
PORTE<2> data input; disabled when analog input enabled.
A/D input channel 7; default configuration on POR.
External Master Clear input; enabled when MCLRE Configuration bit
is set.
High-voltage detection, used for ICSP™ mode entry detection.
Always available regardless of pin mode.
PORTE<3> data input; enabled when MCLRE Configuration bit
is clear.
RE3
PCFG3
Bit 3
(1,2)
TRISE2
PCFG2
LATE2
RE2
Bit 2
(3)
Description
TRISE1
PCFG1
RE1
LATE1
Bit 1
© 2008 Microchip Technology Inc.
(3)
TRISE0
PCFG0
RE0
LATE0
Bit 0
(3)
on Page:
Values
Reset
51
51
51
50

Related parts for PIC16LF819T-E/SO