M30280F6HP#D7 Renesas Electronics America, M30280F6HP#D7 Datasheet - Page 102

no-image

M30280F6HP#D7

Manufacturer Part Number
M30280F6HP#D7
Description
MCU 3/5V 48K I-TEMP 80-LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/Tiny/28r
Datasheet

Specifications of M30280F6HP#D7

Core Processor
M16C/60
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, IEBus, SIO, UART/USART
Peripherals
DMA, POR, PWM, Voltage Detect, WDT
Number Of I /o
71
Program Memory Size
48KB (48K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30280F6HP#D7M30280F6HP
Manufacturer:
RENESAS
Quantity:
5 000
Company:
Part Number:
M30280F6HP#D7M30280F6HP
Quantity:
12 590
Company:
Part Number:
M30280F6HP#D7M30280F6HP D5A
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M30280F6HP#D7M30280F6HP D5A
Quantity:
12 474
Company:
Part Number:
M30280F6HP#D7M30280F6HP#D5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
M
R
R
9.5 Interrupt Priority
e
E
1
. v
Figure 9.9 Hardware Interrupt Priority
J
6
0
9.4.4 Returning from an Interrupt Routine
If two or more interrupt requests are generated while executing one instruction, the interrupt request that
has the highest priority is accepted.
For maskable interrupts (peripheral functions), any desired priority level can be selected using the ILVL2 to
ILVL0 bits. However, if two or more maskable interrupts have the same priority level, their interrupt priority
is resolved by hardware, with the highest priority interrupt accepted.
The watchdog timer and other special interrupts have their priority levels set in hardware. Figure 9.9 shows
the priorities of hardware interrupts.
Software interrupts are not affected by the interrupt priority. If an instruction is executed, control branches
invariably to the interrupt routine.
C
9.5.1 Interrupt Priority Resolution Circuit
2
9
2 /
The FLG register and PC in the state in which they were immediately before entering the interrupt se-
quence are restored from the stack by executing the REIT instruction at the end of the interrupt routine.
Thereafter the CPU returns to the program which was being executed before accepting the interrupt
request.
Return the other registers saved by a program within the interrupt routine using the POPM or similar
instruction before executing the REIT instruction.
0 .
B
The interrupt priority resolution circuit is used to select the interrupt with the highest priority among those
requested.
Figure 9.10 shows the circuit that judges the interrupt priority level.
0
0
8
0
G
4
J
7
a
o r
0 -
. n
u
2
3
p
0
, 1
0
(
M
2
0
1
0
6
7
C
2 /
, 8
page 80
M
1
6
C
2 /
f o
Watchdog timer, oscillation stop
8
3
) B
and re-oscillation detection,
8
5
low voltage detection
Peripheral function
Address match
Single step
Reset
DBC
NMI
High
Low
9. Interrupts

Related parts for M30280F6HP#D7