M30280F6HP#D7 Renesas Electronics America, M30280F6HP#D7 Datasheet - Page 228

no-image

M30280F6HP#D7

Manufacturer Part Number
M30280F6HP#D7
Description
MCU 3/5V 48K I-TEMP 80-LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/Tiny/28r
Datasheet

Specifications of M30280F6HP#D7

Core Processor
M16C/60
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, IEBus, SIO, UART/USART
Peripherals
DMA, POR, PWM, Voltage Detect, WDT
Number Of I /o
71
Program Memory Size
48KB (48K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30280F6HP#D7M30280F6HP
Manufacturer:
RENESAS
Quantity:
5 000
Company:
Part Number:
M30280F6HP#D7M30280F6HP
Quantity:
12 590
Company:
Part Number:
M30280F6HP#D7M30280F6HP D5A
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
M30280F6HP#D7M30280F6HP D5A
Quantity:
12 474
Company:
Part Number:
M30280F6HP#D7M30280F6HP#D5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
M
R
R
1
e
E
. v
6
J
Figure 14.30 Bus Collision Detect Function-Related Bits
0
C
2
9
2 /
0 .
B
This diagram applies to the case where the IOPOL is set to "1" (reversed)
8
0
0
Transfer clock
Transfer clock
RxD2
TxD2
Timer A0
TxD2
TxD2
TxD2
Transfer clock
RxD2
BCNIC register
IR bit (Note)
U2C1 register
TE bit
CLK2
RxD2
0
(3) The SSS bit in the U2SMR register (Transmit start condition select)
(1) The ABSCS bit in the U2SMR register (bus collision detect sampling clock select)
(2) The ACSE bit in the U2SMR register (auto clear of transmit enable bit)
G
4
J
NOTES:
7
a
o r
0 -
. n
If SSS bit is set to "0", the serial I/O starts sending data one transfer clock cycle after the transmission enable condition is met.
If SSS bit = 1, the serial I/O starts sending data at the rising edge (Note 1) of RxD2
1: The falling edge of RxD2 when the IOPOL is set to "0"; the rising edge of RxD2 when the IOPOL is set to "1".
2: The transmit condition must be met before the falling edge (Note 1) of RxD.
u
2
p
3
0
, 1
0
(
M
2
1
0
0
6
Transmission enable condition is met
7
C
2 /
page 206
, 8
M
1
(Note 2)
6
If ABSCS=0, bus collision is determined at the rising edge of the transfer clock
C
2 /
f o
8
ST
ST
Input to TA0
3
) B
8
5
ST
ST
D0
D0
D0
D0
IN
D1
D1
D1
D1
.
D2
D2
A0 (one-shot timer mode) underflows
If ABSCS is set to "1", bus collision is determined when timer
D2
D2
D3
D3
D3
D3
D4
D4
D4
D4
D5
D5
D5
D5
D6
D6
D6
D6
If ACSE bit is set to "1"
automatically clear when bus collision
occurs), the TE bit is cleared to "0"
(transmission disabled) when
the IR bit in the BCNIC register is
set to "1" (unmatching detected).
D7
D7
D7
D7
D8
D8
.
D8
D8
SP
SP
SP
SP
14. Serial I/O

Related parts for M30280F6HP#D7