PN5331B3HN/C270,51 NXP Semiconductors, PN5331B3HN/C270,51 Datasheet - Page 23

no-image

PN5331B3HN/C270,51

Manufacturer Part Number
PN5331B3HN/C270,51
Description
IC NFC NEAR FIELD CTLR 40HVQFN
Manufacturer
NXP Semiconductors
Datasheets

Specifications of PN5331B3HN/C270,51

Rf Type
Read / Write
Frequency
13.56MHz
Features
ISO14443A, ISO1443B
Package / Case
40-VFQFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935287868518
NXP Semiconductors
LPC2364_65_66_67_68_6
Product data sheet
7.12.1 Features
7.11.1 Features
7.12 10-bit ADC
7.11 CAN controller and acceptance filters (LPC2364/66/68 only)
The Controller Area Network (CAN) is a serial communications protocol which efficiently
supports distributed real-time control with a very high level of security. Its domain of
application ranges from high-speed networks to low cost multiplex wiring.
The CAN block is intended to support multiple CAN buses simultaneously, allowing the
device to be used as a gateway, switch, or router among a number of CAN buses in
industrial or automotive applications.
Each CAN controller has a register structure similar to the NXP SJA1000 and the PeliCAN
Library block, but the 8-bit registers of those devices have been combined in 32-bit words
to allow simultaneous access in the ARM environment. The main operational difference is
that the recognition of received Identifiers, known in CAN terminology as Acceptance
Filtering, has been removed from the CAN controllers and centralized in a global
Acceptance Filter.
The LPC2364/65/66/67/68 contain one ADC. It is a single 10-bit successive
approximation ADC with six channels.
Double buffer implementation for Bulk and Isochronous endpoints.
Two CAN controllers and buses.
Data rates to 1 Mbit/s on each bus.
32-bit register and RAM access.
Compatible with CAN specification 2.0B, ISO 11898-1.
Global Acceptance Filter recognizes 11-bit and 29-bit receive identifiers for all CAN
buses.
Acceptance Filter can provide FullCAN-style automatic reception for selected
Standard Identifiers.
Full CAN messages can generate interrupts.
10-bit successive approximation ADC.
Input multiplexing among 6 pins.
Power-down mode.
Measurement range 0 V to V
10-bit conversion time ≥ 2.44 μs.
Burst conversion mode for single or multiple inputs.
Optional conversion on transition of input pin or Timer Match signal.
Individual result registers for each ADC channel to reduce interrupt overhead.
Rev. 06 — 1 February 2010
i(VREF)
.
LPC2364/65/66/67/68
Single-chip 16-bit/32-bit microcontrollers
© NXP B.V. 2010. All rights reserved.
23 of 59

Related parts for PN5331B3HN/C270,51