PN5331B3HN/C270,51 NXP Semiconductors, PN5331B3HN/C270,51 Datasheet - Page 26

no-image

PN5331B3HN/C270,51

Manufacturer Part Number
PN5331B3HN/C270,51
Description
IC NFC NEAR FIELD CTLR 40HVQFN
Manufacturer
NXP Semiconductors
Datasheets

Specifications of PN5331B3HN/C270,51

Rf Type
Read / Write
Frequency
13.56MHz
Features
ISO14443A, ISO1443B
Package / Case
40-VFQFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935287868518
NXP Semiconductors
LPC2364_65_66_67_68_6
Product data sheet
7.18.1 Features
7.19.1 Features
7.19 I
The I
The I
and one word select signal. The basic I
master, and one slave. The I
separate transmit and receive channel, each of which can operate as either a master or a
slave.
2
S-bus serial I/O controllers
I
I
devices connected to the same bus lines.
Easy to configure as master, slave, or master/slave.
Programmable clocks allow versatile rate control.
Bidirectional data transfer between masters and slaves.
Multi-master bus (no central master).
Arbitration between simultaneously transmitting masters without corruption of serial
data on the bus.
Serial clock synchronization allows devices with different bit rates to communicate via
one serial bus.
Serial clock synchronization can be used as a handshake mechanism to suspend and
resume serial transfer.
The I
The interface has separate input/output channels each of which can operate in master
or slave mode.
Capable of handling 8-bit, 16-bit, and 32-bit word sizes.
Mono and stereo audio data supported.
The sampling frequency can range from 16 kHz to 48 kHz (16, 22.05, 32, 44.1,
48) kHz.
Configurable word select period in master mode (separately for I
Two 8-word FIFO data buffers are provided, one for transmit and one for receive.
Generates interrupt requests when buffer levels cross a programmable boundary.
Two DMA requests, controlled by programmable buffer levels. These are connected
to the GPDMA block.
Controls include reset, stop and mute options separately for I
2
2
2
2
C0 is a standard I
C1 and I
S-bus provides a standard communication interface for digital audio applications.
S-bus specification defines a 3-wire serial bus using one data line, one clock line,
2
C-bus can be used for test and diagnostic purposes.
2
C2 use standard I/O pins and do not support powering off of individual
Rev. 06 — 1 February 2010
2
C compliant bus interface with open-drain pins.
2
S interface on the LPC2364/65/66/67/68 provides a
2
S connection has one master, which is always the
LPC2364/65/66/67/68
Single-chip 16-bit/32-bit microcontrollers
2
S input and I
2
S input and output).
© NXP B.V. 2010. All rights reserved.
2
S output.
26 of 59

Related parts for PN5331B3HN/C270,51