M25P20-VMN6PB NUMONYX, M25P20-VMN6PB Datasheet - Page 33

no-image

M25P20-VMN6PB

Manufacturer Part Number
M25P20-VMN6PB
Description
Flash Mem Serial-SPI 3.3V 2M-Bit 256K x 8 8ns 8-Pin SO N Tray
Manufacturer
NUMONYX
Datasheet

Specifications of M25P20-VMN6PB

Package
8SO N
Cell Type
NOR
Density
2 Mb
Architecture
Sectored
Block Organization
Symmetrical
Typical Operating Supply Voltage
3.3 V
Sector Size
64KByte x 4
Timing Type
Synchronous
Operating Temperature
-40 to 85 °C
Interface Type
Serial-SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P20-VMN6PB
Manufacturer:
MITSUBISHI
Quantity:
100
Part Number:
M25P20-VMN6PB
Manufacturer:
ST
0
Part Number:
M25P20-VMN6PB-M169
Manufacturer:
ST
0
Part Number:
M25P20-VMN6PBA
Manufacturer:
ST
0
7
Power-up and Power-down
At Power-up and Power-down, the device must not be selected (that is Chip Select (S) must
follow the voltage applied on V
Usually a simple pull-up resistor on Chip Select (S) can be used to ensure safe and proper
Power-up and Power-down.
To avoid data corruption and inadvertent write operations during power up, a Power On
Reset (POR) circuit is included. The logic inside the device is held reset while V
than the Power On Reset (POR) threshold voltage, V
the device does not respond to any instruction.
Moreover, the device ignores all Write Enable (WREN), Page Program (PP), Sector Erase
(SE), Bulk Erase (BE) and Write Status Register (WRSR) instructions until a time delay of
t
correct operation of the device is not guaranteed if, by this time, V
No Write Status Register, Program or Erase instructions should be sent until the later of:
These values are specified in
If the delay, t
selected for READ instructions even if the t
At Power-up, the device is in the following state:
Normal precautions must be taken for supply rail decoupling, to stabilize the V
Each device in a system should have the V
the package pins. (Generally, this capacitor is of the order of 0.1µF).
At Power-down, when V
(POR) threshold voltage, V
to any instruction. (The designer needs to be aware that if a Power-down occurs while a
Write, Program or Erase cycle is in progress, some data corruption can result.)
PUW
V
V
t
t
The device is in the Standby mode (not the Deep Power-down mode).
The Write Enable Latch (WEL) bit is reset.
PUW
VSL
has elapsed after the moment that V
CC
SS
(min) at Power-up, and then for a further delay of t
at Power-down
after V
after V
VSL
CC
, has elapsed, after V
CC
passed the V
passed the V
CC
WI
drops from the operating voltage, to below the Power On Reset
, all operations are disabled and the device does not respond
Table
CC
CC
) until V
WI
(min) level
8.
threshold
CC
has risen above V
CC
CC
CC
PUW
reaches the correct value:
rises above the V
rail decoupled by a suitable capacitor close to
delay is not yet fully elapsed.
WI
– all operations are disabled, and
CC
VSL
(min), the device can be
WI
CC
threshold. However, the
is still below V
CC
CC
supply.
CC
is less
(min).
33/55

Related parts for M25P20-VMN6PB