GDLXT9785MBC.D0-854707 Cortina Systems Inc, GDLXT9785MBC.D0-854707 Datasheet - Page 90

no-image

GDLXT9785MBC.D0-854707

Manufacturer Part Number
GDLXT9785MBC.D0-854707
Description
Manufacturer
Cortina Systems Inc
Datasheet

Specifications of GDLXT9785MBC.D0-854707

Lead Free Status / RoHS Status
Not Compliant
LXT9785/LXT9785E
Datasheet
249241, Revision 11.0
16 April 2007
Table 32
Cortina Systems
Miscellaneous Signal Descriptions – BGA23 (Sheet 3 of 4)
®
1. Type Column Coding: I = Input, O = Output, OD = Open Drain Output, ST = Schmitt Triggered Input, TS =
2. The IP/ID resistors are disabled during hardware power-down mode.
3. The LINKHOLD ability is available only for stepping 4 (Revision D0).
BGA23
LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers
M14
L2,
L3,
M1
D2
Designation
Three-State-able Output, SL = Slew-rate Limited Output, IP = Weak Internal Pull-Up, ID = Weak Internal
Pull-Down.
Ball/Pin
PQFP
173
59
85
86
87
G_FX/TP_L
Symbol
CFG_3
CFG_2
CFG_1
MDIX
I, ID, ST
I, ST, ID
I, ST, ID
Type
1
Signal Description
MDIX Select Default.
This pin is read at startup or reset. Its value at that time
is used to set the default state of Register bit 27.8 for
all ports. These register bits can be read and
overwritten after startup / reset. Refer to
MDIX Selection, on page
When AMDIX_EN is active this pin is ignored.
When AMDIX_EN is inactive, all ports are forced to the
MDI or the MDIX function regardless of segmentation.
If this pin is active (high), MDI crossover (MDIX) is
selected. If this pin is inactive, non-crossover MDI
mode is set.
This pin is shared with RMII-RxER0. An external pull-
up resistor (see applications section for value) can be
used to set MDIX active while RxER0 is three-stated
during H/W reset. If no pull-up is used, the default
MDIX state is set inactive via the internal pull-down
resistor. Do not tie this pin directly to VCCIO (vs. using
a pull-up) in non-RMII modes.
Global Port Configuration Defaults 1-3.
These pins are read at startup or reset. Their value at
that time is used to set the default state of register bits
shown in
Settings, on page 126
can be read and overwritten after startup / reset.
When operating in Hardware Control Mode, these pins
provide configuration control options for all the ports
(refer to
Settings, on page 126
Global FX/TP_L Enable Default.
This pin is read at startup or reset. Its value at that time
is used to set the default state of Register bit 16.0 for
all ports. These register bits can be read and
overwritten after startup / reset. Refer to
Configuration Register (Address 16, Hex 10), on
page
This input selects whether all the ports are defaulted to
TP vs. FX mode.
199.
Table 42, Global Hardware Configuration
Table 42, Global Hardware Configuration
2
3.4 BGA23 Signal Descriptions
for all ports. These register bits
for details).
116.
Table 93, Port
Table 40,
Page 90

Related parts for GDLXT9785MBC.D0-854707