DP83848CVVX National Semiconductor, DP83848CVVX Datasheet - Page 9

no-image

DP83848CVVX

Manufacturer Part Number
DP83848CVVX
Description
Manufacturer
National Semiconductor
Datasheet

Specifications of DP83848CVVX

Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DP83848CVVX/NOPB
Manufacturer:
MICROCHIP
Quantity:
1 000
Part Number:
DP83848CVVX/NOPB
Manufacturer:
TI
Quantity:
107
Part Number:
DP83848CVVX/NOPB
Manufacturer:
NS
Quantity:
4 000
Part Number:
DP83848CVVX/NOPB
Manufacturer:
TI/NS
Quantity:
7
Part Number:
DP83848CVVX/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DP83848CVVX/NOPB
Manufacturer:
TI
Quantity:
2 000
Part Number:
DP83848CVVX/NOPB
Manufacturer:
TI
Quantity:
5 000
Part Number:
DP83848CVVX/NOPB
Manufacturer:
TI/德州仪器
Quantity:
20 000
Part Number:
DP83848CVVX/NOPB
0
1.0 Pin Descriptions
The DP83848C pins are classified into the following inter-
face categories (each interface is described in the sections
that follow):
— Serial Management Interface
— MAC Data Interface
— Clock Interface
— LED Interface
— Reset and Power Down
— Strap Options
— 10/100 Mb/s PMD Interface
— Special Connect Pins
— Power and Ground pins
Note: Strapping pin option. Please see Section 1.6 for strap
definitions.
1.1 Serial Management Interface
1.2 MAC Data Interface
MDC
MDIO
TX_CLK
TX_EN
TXD_0
TXD_1
TXD_2
TXD_3
Signal Name
Signal Name
S, I, PD
Type
Type
I, PD
I/O
O
I
I
Pin #
Pin #
31
30
1
2
3
4
5
6
MANAGEMENT DATA CLOCK: Synchronous clock to the MDIO
management data input/output serial interface which may be
asynchronous to transmit and receive clocks. The maximum clock
rate is 25 MHz with no minimum clock rate.
MANAGEMENT DATA I/O: Bi-directional management instruc-
tion/data signal that may be sourced by the station management
entity or the PHY. This pin requires a 1.5 k
MII TRANSMIT CLOCK: 25 MHz Transmit clock output in 100
Mb/s mode or 2.5 MHz in 10 Mb/s mode derived from the 25 MHz
reference clock.
Unused in RMII mode. The device uses the X1 reference clock in-
put as the 50 MHz reference for both transmit and receive.
SNI TRANSMIT CLOCK: 10 MHz Transmit clock output in 10 Mb
SNI mode. The MAC should source TX_EN and TXD_0 using this
clock.
MII TRANSMIT ENABLE: Active high input indicates the pres-
ence of valid data inputs on TXD[3:0].
RMII TRANSMIT ENABLE: Active high input indicates the pres-
ence of valid data on TXD[1:0].
SNI TRANSMIT ENABLE: Active high input indicates the pres-
ence of valid data on TXD_0.
MII TRANSMIT DATA: Transmit data MII input pins, TXD[3:0],
that accept data synchronous to the TX_CLK (2.5 MHz in 10 Mb/s
mode or 25 MHz in 100 Mb/s mode).
RMII TRANSMIT DATA: Transmit data RMII input pins, TXD[1:0],
that accept data synchronous to the 50 MHz reference clock.
SNI TRANSMIT DATA: Transmit data SNI input pin, TXD_0, that
accept data synchronous to the TX_CLK (10 MHz in 10 Mb/s SNI
mode).
9
All DP83848C signal pins are I/O cells regardless of the
particular use. The definitions below define the functionality
of the I/O cells for each pin.
Type: I
Type: O
Type: I/O
Type OD
Type: PD,PU Internal Pulldown/Pullup
Type: S
Input
Output
Input/Output
Open Drain
Strapping Pin (All strap pins have weak in-
ternal pull-ups or pull-downs. If the default
strap value is needed to be changed then an
external 2.2 k
Please see Section 1.6 for details.)
Description
Description
resistor should be used.
pullup resistor.
www.national.com

Related parts for DP83848CVVX