ISP1507D1HNUM STEricsson, ISP1507D1HNUM Datasheet - Page 47

no-image

ISP1507D1HNUM

Manufacturer Part Number
ISP1507D1HNUM
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1507D1HNUM

Lead Free Status / RoHS Status
Compliant
Table 27.
CD00269906
Product data sheet
Bit
7
6
5
4
3
2
1
0
Symbol
INTF_PROT_DIS
IND_PASSTHRU
IND_COMPL
-
CLOCK_SUSPENDM
-
3PIN_FSLS_SERIAL
6PIN_FSLS_SERIAL
INTF_CTRL - Interface Control register (address R = 07h to 09h, W = 07h, S = 08h, C = 09h) bit
description
11.1.4 OTG_CTRL register
This register controls various OTG functions of the ISP1507D1. The bit allocation of the
OTG_CTRL register is given in
Description
Interface protect disable: Controls circuitry built into the ISP1507D1 to protect the ULPI
when the link 3-states STP and DATA[7:0]. When this bit is enabled, the ISP1507D1 will
automatically detect when the link stops driving STP.
0b — Enables the interface protect circuit (default). The ISP1507D1 attaches a weak
pull-up resistor on STP. If STP is unexpectedly HIGH, the ISP1507D1 attaches weak
pull-down resistors on DATA[7:0], protecting data inputs.
1b — Disables the interface protect circuit, detaches weak pull-down resistors on
DATA[7:0], and a weak pull-up resistor on STP.
Indicator pass-through: The ISP1507D1 does not support the qualification of an external
FAULT with the internal V
V
must always be set to logic 1.
0b — Not supported (default).
1b — The complement output signal is not qualified with the internal A_VBUS_VLD
comparator. The link must always set this bit to logic 1.
Indicator complement: Informs the PHY to invert the FAULT input signal, generating the
complement output. For details, see
0b — The ISP1507D1 will not invert the FAULT signal (default).
1b — The ISP1507D1 will invert the FAULT signal.
reserved
Clock suspend LOW: Active-LOW clock suspend.
Powers down the internal clock circuitry only. By default, the clock will not be powered in
6-pin serial mode or 3-pin serial mode.
Valid only in 6-pin serial mode and 3-pin serial mode. Valid only when SUSPENDM is set to
logic 1, otherwise this bit is ignored.
0b — Clock will not be powered in 3-pin or 6-pin serial mode.
1b — Clock will be powered in 3-pin and 6-pin serial modes.
reserved
3-pin full-speed low-speed serial mode: Changes the ULPI to a 3-bit serial interface. The
ISP1507D1 will automatically clear this bit when 3-pin serial mode is exited.
0b — Full-speed or low-speed packets are sent using the parallel interface.
1b — Full-speed or low-speed packets are sent using the 3-pin serial interface.
6-pin full-speed low-speed serial mode: Changes the ULPI to a 6-bit serial interface. The
ISP1507D1 will automatically clear this bit when 6-pin serial mode is exited.
0b — Full-speed or low-speed packets are sent using the parallel interface.
1b — Full-speed or low-speed packets are sent using the 6-pin serial interface.
BUS
/FAULT pin or the V
Rev. 03 — 28 July 2010
BUS
A_VBUS_VLD
Table
power is connected to the V
28.
Section
comparator. Either a digital FAULT is input on the
ULPI HS USB host and peripheral transceiver
10.5.2.2.
BUS
/FAULT pin, not both. This bit
ISP1507D1
© ST-ERICSSON 2010. All rights reserved.
47 of 73

Related parts for ISP1507D1HNUM