MAX197BENI+ Maxim Integrated Products, MAX197BENI+ Datasheet - Page 9

no-image

MAX197BENI+

Manufacturer Part Number
MAX197BENI+
Description
IC DAS 12BIT SNGL 28-DIP
Manufacturer
Maxim Integrated Products
Type
Data Acquisition System (DAS)r
Datasheet

Specifications of MAX197BENI+

Resolution (bits)
12 b
Sampling Rate (per Second)
100k
Data Interface
Parallel
Voltage Supply Source
Single Supply
Voltage - Supply
4.75 V ~ 5.25 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Through Hole
Package / Case
28-DIP (0.300", 7.62mm)
Number Of Adc Inputs
8
Architecture
SAR
Conversion Rate
100 KSPs
Resolution
12 bit
Input Type
Voltage
Voltage Reference
Internal 4.096 V or External
Supply Voltage (max)
5 V
Maximum Power Dissipation
1143 mW
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
Input Voltage
10 V
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
The input channels are overvoltage protected to
±16.5V. This protection is active even if the device is in
power-down mode.
Even with V
current-limiting that adequately protects the device.
Input data (control byte) and output data are multiplexed
on a three-state parallel interface. This parallel I/O can
easily be interfaced with a µP. CS, WR, and RD control
the write and read operations. CS is the standard chip-
select signal, which enables a µP to address the MAX197
as an I/O port. When high, it disables the WR and RD
inputs and forces the interface into a high-Z state.
Table 5. Channel Selection
Table 2. Control-Byte Format
Table 3. Range and Polarity Selection
D7 (MSB)
A2
2, 1, 0
0
0
0
0
1
1
1
1
Single +5V, 12-Bit DAS with 8+4 Bus Interface
PD1
BIP
BIT
7, 6
0
0
1
1
5
4
3
DD
A1
= 0V, the input resistive network provides
0
0
1
1
0
0
1
1
A2, A1, A0
ACQMOD
PD1, PD0
_______________________________________________________________________________________
NAME
RNG
PD0
BIP
RNG
D6
0
1
0
1
A0
0
1
0
1
0
1
0
1
These two bits select the clock and power-down modes (Table 4).
0 = internally controlled acquisition (6 clock cycles), 1 = externally controlled acquisition
Selects the full-scale voltage magnitude at the input (Table 3).
Selects unipolar or bipolar conversion mode (Table 3).
These are address bits for the input mux to select the “on” channel (Table 5).
Multi-Range (±10V, ±5V, +10V, +5V),
ACQMOD
Digital Interface
INPUT RANGE (V)
D5
CH0
0 to 10
0 to 5
±10
±5
CH1
RNG
D4
CH2
The control byte is latched into the device, on pins
D7–D0, during a write cycle. Table 2 shows the control-
byte format.
The output data format is binary in unipolar mode and
twos-complement binary in bipolar mode. When read-
ing the output data, CS, and RD must be low. When
HBEN is low, the lower eight bits are read. When HBEN
is high, the upper four MSBs are available and the out-
put data bits D4–D7 are either set low (in unipolar
mode) or set to the value of the MSB (in bipolar mode)
(Table 6).
Table 4. Clock and Power-Down Selection
PD1 PD0
0
0
1
1
BIP
D3
DESCRIPTION
CH3
0
1
0
1
Normal Operation / External Clock Mode
Normal Operation / Internal Clock Mode
Standby Power-Down (STBYPD); clock mode
is unaffected
Full Power-Down (FULLPD); clock mode is
unaffected
CH4
D2
A2
DEVICE MODE
CH5
D1
A1
Output Data Format
CH6
Input Format
D0 (LSB)
A0
CH7
9

Related parts for MAX197BENI+