EP1C4F324C8 Altera, EP1C4F324C8 Datasheet - Page 15

IC CYCLONE FPGA 4K LE 324-FBGA

EP1C4F324C8

Manufacturer Part Number
EP1C4F324C8
Description
IC CYCLONE FPGA 4K LE 324-FBGA
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C4F324C8

Number Of Logic Elements/cells
4000
Number Of Labs/clbs
400
Total Ram Bits
78336
Number Of I /o
249
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
324-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1044

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C4F324C8
Manufacturer:
ALTERA
Quantity:
591
Part Number:
EP1C4F324C8
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C4F324C8
Manufacturer:
ALTERA
0
Part Number:
EP1C4F324C8
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1C4F324C8
Manufacturer:
ALTERA11
Quantity:
7 060
Part Number:
EP1C4F324C8L
Manufacturer:
ALTERA
0
Part Number:
EP1C4F324C8N
Manufacturer:
ALTERA
Quantity:
648
Part Number:
EP1C4F324C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C4F324C8N
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EP1C4F324C8N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1C4F324C8N
Manufacturer:
ALTERA
Quantity:
6 879
Part Number:
EP1C4F324C8N
0
Company:
Part Number:
EP1C4F324C8N
Quantity:
4 000
Altera Corporation
May 2008
Dynamic Arithmetic Mode
The dynamic arithmetic mode is ideal for implementing adders, counters,
accumulators, wide parity functions, and comparators. An LE in dynamic
arithmetic mode uses four 2-input LUTs configurable as a dynamic
adder/subtractor. The first two 2-input LUTs compute two summations
based on a possible carry-in of 1 or 0; the other two LUTs generate carry
outputs for the two chains of the carry select circuitry. As shown in
Figure
carry-in1 chain. The selected chain's logic level in turn determines
which parallel sum is generated as a combinatorial or registered output.
For example, when implementing an adder, the sum output is the
selection of two possible calculated sums:
or
The other two LUTs use the data1 and data2 signals to generate two
possible carry-out signals⎯ one for a carry of 1 and the other for a carry of
0. The carry-in0 signal acts as the carry select for the carry-out0
output and carry-in1 acts as the carry select for the carry-out1
output. LEs in arithmetic mode can drive out registered and unregistered
versions of the LUT output.
The dynamic arithmetic mode also offers clock enable, counter enable,
synchronous up/down control, synchronous clear, synchronous load,
and dynamic adder/subtractor options. The LAB local interconnect data
inputs generate the counter enable and synchronous up/down control
signals. The synchronous clear and synchronous load options are
LAB-wide signals that affect all registers in the LAB. The Quartus II
software automatically places any registers that are not used by the
counter into other LABs. The addnsub LAB-wide signal controls
whether the LE acts as an adder or subtractor.
data1 + data2 + carry-in0
data1 + data2 + carry-in1
2–7, the LAB carry-in signal selects either the carry-in0 or
Logic Elements
Preliminary
2–9

Related parts for EP1C4F324C8