EP3C120F484I7 Altera, EP3C120F484I7 Datasheet - Page 46

IC CYCLONE III FPGA 120K 484FBGA

EP3C120F484I7

Manufacturer Part Number
EP3C120F484I7
Description
IC CYCLONE III FPGA 120K 484FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C120F484I7

Number Of Logic Elements/cells
119088
Number Of Labs/clbs
7443
Total Ram Bits
3981312
Number Of I /o
283
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
119088
# I/os (max)
283
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
119088
Ram Bits
3981312
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
For Use With
544-2589 - KIT DEV EMB CYCLONE III EDITION544-2566 - KIT DEV DSP CYCLONE III EDITION544-2444 - KIT DEV CYCLONE III EP3C120
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C120F484I7
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP3C120F484I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C120F484I7
Manufacturer:
ALTERA
0
Part Number:
EP3C120F484I7
Manufacturer:
ALTERA
Quantity:
150
Part Number:
EP3C120F484I7
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP3C120F484I7N
Manufacturer:
DALLAS
Quantity:
101
Part Number:
EP3C120F484I7N
Manufacturer:
ALTERA
Quantity:
561
Part Number:
EP3C120F484I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C120F484I7N
Manufacturer:
ALTERA
0
Part Number:
EP3C120F484I7N
Manufacturer:
ALTERA
Quantity:
150
Part Number:
EP3C120F484I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP3C120F484I7N
0
Part Number:
EP3C120F484I7N WWW.YIBEIIC.COM
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
3–10
Simple Dual-Port Mode
Table 3–3. Cyclone III Device Family M9K Block Mixed-Width Configurations (Simple Dual-Port Mode)
Cyclone III Device Handbook, Volume 1
8192 × 1
4096 × 2
2048 × 4
1024 × 8
512 × 16
256 × 32
1024 × 9
512 × 18
256 × 36
Read Port
8192
v
v
v
v
v
v
× 1
Simple dual-port mode supports simultaneous read and write operations to different
locations.
Figure 3–9. Cyclone III Device Family Simple Dual-Port Memory
Note to
(1) Simple dual-port RAM supports input or output clock mode in addition to the read or write clock mode shown.
Cyclone III device family M9K memory blocks support mixed-width configurations,
allowing different read and write port widths.
Table 3–3
In simple dual-port mode, M9K memory blocks support separate wren and rden
signals. You can save power by keeping the rden signal low (inactive) when not
reading. Read-during-write operations to the same address can either output “Don’t
Care” data at that location or output “Old Data”. To choose the desired behavior, set
the Read-During-Write option to either Don’t Care or Old Data in the RAM
MegaWizard Plug-In Manager in the Quartus II software. For more information about
this behavior, refer to
4096
v
v
v
v
v
v
Figure
× 2
lists mixed-width configurations.
Figure 3–9
3–9:
2048
v
v
v
v
v
v
× 4
shows the simple dual-port memory configuration.
“Read-During-Write Operations” on page
1024
v
v
v
v
v
v
data[ ]
wraddress[ ]
wren
byteena[]
wr_addressstall
wrclock
wrclocken
aclr
× 8
Write Port
512
v
v
v
v
v
v
× 16
Chapter 3: Memory Blocks in the Cyclone III Device Family
256
rd_addressstall
v
v
v
v
v
v
rdaddress[ ]
× 32
rdclocken
rdclock
rden
q[ ]
1024
© December 2009 Altera Corporation
(Note 1)
v
v
v
× 9
3–16.
512
v
v
v
× 18
Memory Modes
256
v
v
v
× 36

Related parts for EP3C120F484I7