ADAU1361BCPZ Analog Devices Inc, ADAU1361BCPZ Datasheet - Page 11

IC CODEC 24B PLL 32LFCSP

ADAU1361BCPZ

Manufacturer Part Number
ADAU1361BCPZ
Description
IC CODEC 24B PLL 32LFCSP
Manufacturer
Analog Devices Inc
Type
Audio Codecr
Datasheet

Specifications of ADAU1361BCPZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 2
Sigma Delta
No
Voltage - Supply, Analog
1.8 V ~ 3.6 V
Voltage - Supply, Digital
1.8 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
32-VFQFN, CSP Exposed Pad
Audio Codec Type
Stereo
No. Of Adcs
2
No. Of Dacs
2
No. Of Input Channels
6
No. Of Output Channels
7
Adc / Dac Resolution
24bit
Adcs / Dacs Signal To Noise Ratio
101dB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADAU1361BCPZ
Manufacturer:
TOSHIBA
Quantity:
1 650
Part Number:
ADAU1361BCPZ
Manufacturer:
ADI
Quantity:
624
Part Number:
ADAU1361BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADAU1361BCPZ-R7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
DIGITAL TIMING SPECIFICATIONS
−40°C < T
Table 7. Digital Timing
Parameter
MASTER CLOCK
SERIAL PORT
SPI PORT
I
DIGITAL MICROPHONE
2
C PORT
t
t
t
t
t
t
t
t
t
t
t
f
t
t
t
t
t
t
t
t
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
CCLK
SCL
MP
MP
MP
MP
BIL
BIH
LIS
LIH
SIS
SIH
SODM
CCPL
CCPH
CLS
CLH
CLPH
CDS
CDH
COD
SCLH
SCLL
SCS
SCH
DS
SCR
SCF
SDR
SDF
BFT
DCF
DCR
DDV
DDH
A
< +85°C, IOVDD = 3.3 V ± 10%.
t
74
37
24.7
18.5
5
5
5
5
5
5
10
10
5
10
10
5
5
0.6
1.3
0.6
0.6
100
0.6
22
0
MIN
Limit
t
488
244
162.7
122
50
10
50
400
300
300
300
300
10
10
30
12
MAX
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
MHz
ns
ns
ns
ns
ns
ns
ns
ns
kHz
μs
μs
μs
μs
ns
ns
ns
ns
ns
μs
ns
ns
ns
ns
Rev. C | Page 11 of 80
Description
MCLK period, 256 × f
MCLK period, 512 × f
MCLK period, 768 × f
MCLK period, 1024 × f
BCLK pulse width low.
BCLK pulse width high.
LRCLK setup. Time to BCLK rising.
LRCLK hold. Time from BCLK rising.
DAC_SDATA setup. Time to BCLK rising.
DAC_SDATA hold. Time from BCLK rising.
ADC_SDATA delay. Time from BCLK falling in master mode.
CCLK frequency.
CCLK pulse width low.
CCLK pulse width high.
CLATCH setup. Time to CCLK rising.
CLATCH hold. Time from CCLK rising.
CLATCH pulse width high.
CDATA setup. Time to CCLK rising.
CDATA hold. Time from CCLK rising.
COUT three-stated. Time from CLATCH rising.
SCL frequency.
SCL high.
SCL low.
Setup time; relevant for repeated start condition.
Hold time. After this period, the first clock is generated.
Data setup time.
SCL rise time.
SCL fall time.
SDA rise time.
SDA fall time.
Bus-free time. Time between stop and start.
R
Digital microphone clock fall time.
Digital microphone clock rise time.
Digital microphone delay time for valid data.
Digital microphone delay time for data three-stated.
LOAD
= 1 MΩ, C
LOAD
= 14 pF.
S
S
S
mode.
mode.
mode.
S
mode.
ADAU1361

Related parts for ADAU1361BCPZ