PIC18F87K22-I/PTRSL Microchip Technology Inc., PIC18F87K22-I/PTRSL Datasheet - Page 179

no-image

PIC18F87K22-I/PTRSL

Manufacturer Part Number
PIC18F87K22-I/PTRSL
Description
128kB Flash, 4kB RAM, 1kB EE, nanoWatt XLP, GP, 80 TQFP 12x12x1mm TRAY
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC18F87K22-I/PTRSL

A/d Inputs
24-Channel, 12-Bit
Comparators
3
Cpu Speed
16 MIPS
Eeprom Memory
0 Bytes
Input Output
69
Interface
I2C/SPI/USART
Memory Type
Flash
Number Of Bits
8
Package Type
80-pin TQFP
Programmable Memory
128K Bytes
Ram Size
3.8K Bytes
Speed
64 MHz
Temperature Range
–40 to 125 °C
Timers
6-8-bit, 5-16-bit
Voltage, Range
1.8-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F87K22-I/PTRSL
Manufacturer:
Microchip Technology
Quantity:
10 000
TABLE 12-9:
 2011 Microchip Technology Inc.
RE2/P2B/
CCP10/CS/
AD10
RE3/P3C/
CCP9/REFO/
AD11
RE4/P3B/
CCP8/AD12
RE5/P1C/
CCP7/AD13
RE6/P1B/
CCP6/AD14
Legend:
Note 1:
Pin Name
2:
O = Output, I = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Trigger Buffer Input,
x = Don’t care (TRIS bit does not affect port direction or is overridden for this option).
Alternate assignment for ECCP2 when the CCP2MX Configuration bit is cleared and in Microcontroller mode.
This feature is only available on PIC18F8XKXX devices.
Function
PORTE FUNCTIONS (CONTINUED)
CCP10
AD10
AD12
AD13
AD14
AD11
REFO
CCP9
CCP8
CCP7
CCP6
RE2
RE3
P3C
RE4
RE5
P1C
RE6
P2B
P3B
P1B
CS
(2)
(2)
(2)
(2)
(2)
Setting
TRIS
0
1
0
1
x
x
x
0
1
0
0
1
x
x
x
0
1
0
0
1
x
x
0
1
0
0
1
x
x
0
1
0
0
1
x
x
I/O
I/O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
Type
DIG
TTL
DIG
TTL
DIG
DIG
DIG
DIG
TTL
DIG
DIG
DIG
TTL
DIG
DIG
DIG
TTL
DIG
DIG
DIG
TTL
I/O
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
LATE<2> data output.
PORTE<2> data input.
ECCP2 PWM Output B.
May be configured for tri-state during Enhanced PWM shutdown events.
Capture 10 input/Compare 10 output/PWM10 output.
Parallel Slave Port chip select.
External memory interface, Address/Data Bit 10 output.
External memory interface, Data Bit 10 input.
LATE<3> data output.
PORTE<3> data input.
ECCP3 PWM Output C.
May be configured for tri-state during Enhanced PWM shutdown events.
CCP9 Compare/PWM output. Takes priority over port data.
CCP9 capture input.
Reference output clock.
External memory interface, Address/Data Bit 11 output.
External memory interface, Data Bit 11 input.
LATE<4> data output.
PORTE<4> data input.
ECCP3 PWM Output B.
May be configured for tri-state during Enhanced PWM shutdown events.
CCP8 compare/PWM output. Takes priority over port data.
CCP8 capture input.
External memory interface, Address/Data Bit 12 output.
External memory interface, Data Bit 12 input.
LATE<5> data output.
PORTE<5> data input.
ECCP1 PWM Output C.
May be configured for tri-state during Enhanced PWM shutdown events.
CCP7 compare/PWM output. Takes priority over port data.
CCP7 capture input.
External memory interface, Address/Data Bit 13 output.
External memory interface, Data bit 13 input.
LATE<6> data output.
PORTE<6> data input.
ECCP1 PWM Output B.
May be configured for tri-state during Enhanced PWM shutdown events.
CCP6 compare/PWM output. Takes priority over port data.
CCP9 capture input.
External memory interface, Address/Data Bit 14 output.
External memory interface, Data Bit 14 input.
PIC18F87K22 FAMILY
Description
DS39960C-page 179

Related parts for PIC18F87K22-I/PTRSL