WJLXT972ALC.A4 Intel, WJLXT972ALC.A4 Datasheet - Page 22

no-image

WJLXT972ALC.A4

Manufacturer Part Number
WJLXT972ALC.A4
Description
IC TRANS 3.3V ETHERNET 64-LQFP
Manufacturer
Intel
Type
Transceiverr
Datasheet

Specifications of WJLXT972ALC.A4

Number Of Drivers/receivers
1/1
Protocol
IEEE 802
Voltage - Supply
3.14 V ~ 3.45 V
Mounting Type
Surface Mount
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
857341

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
WJLXT972ALC.A4
Manufacturer:
INPHI33
Quantity:
5 084
Part Number:
WJLXT972ALC.A4
Manufacturer:
Intel
Quantity:
10 000
Part Number:
WJLXT972ALC.A4
Manufacturer:
INPHI
Quantity:
20 000
Part Number:
WJLXT972ALC.A4
Quantity:
200
Company:
Part Number:
WJLXT972ALC.A4
Quantity:
980
Company:
Part Number:
WJLXT972ALC.A4
Quantity:
940
Part Number:
WJLXT972ALC.A4-857341
Manufacturer:
Cortina
Quantity:
1 643
Part Number:
WJLXT972ALC.A4-857341
Manufacturer:
Cortina Systems Inc
Quantity:
10 000
Part Number:
WJLXT972ALC.A4-857345
Manufacturer:
Cortina
Quantity:
2 456
Part Number:
WJLXT972ALC.A4-857345
Manufacturer:
Cortina Systems Inc
Quantity:
10 000
LXT972M PHY
Datasheet
302875, Revision 5.3
31 October 2007
5.2
5.2.1
5.2.1.1
Cortina Systems
The OSP signal processing scheme also requires substantially less computational logic
than traditional DSP-based designs. This lowers power consumption and also reduces the
logic switching noise generated by DSP engines. This logic switching noise can be a
considerable source of EMI generated on the device’s power supplies.
The OSP-based LXT972M PHY provides improved data recovery, EMI performance, and
low power consumption.
Network Media / Protocol Support
This section includes the following:
The LXT972M PHY supports both 10BASE-T and 100BASE-TX Ethernet over twisted-
pair
10/100 Network Interface
The network interface port consists of two differential signal pairs. For specific pin
assignments, see
The LXT972M PHY output drivers can generate one of the following outputs:
When not transmitting data, the LXT972M PHY generates IEEE 802.3-compliant link
pulses or idle code. Depending on the mode selected, input signals are decoded as one of
the following:
Auto-negotiation/parallel detection or manual control is used to determine the speed of
this interface.
Twisted-Pair Interface
The LXT972M PHY supports either 100BASE-TX or 10BASE-T connections over 100 Ω,
Category 5, Unshielded Twisted Pair (UTP) cable. When operating at 100 Mbps, the
LXT972M PHY continuously transmits and receives MLT3 symbols. When not transmitting
data, the LXT972M PHY generates “IDLE” symbols.
During 10 Mbps operation, Xilink* Manchester-encoded data is exchanged. When no data
is being exchanged, the line is left in an idle state. Link pulses are transmitted periodically
to keep the link up.
Only a transformer, RJ-45 connector, load resistor and bypass capacitors are required to
complete this interface. On the transmit side, the LXT972M PHY has an active internal
termination and does not require external termination resistors. Cortina’s waveshaping
technology shapes the outgoing signal to help reduce the need for external EMI filters.
Four slew rate settings allow the designer to match the output waveform to the magnetic
®
• 100BASE-TX
• 10BASE-T
• 100BASE-TX
• 10BASE-T
LXT972M Single-Port 10/100 Mbps PHY Transceiver
Section 5.2.1, 10/100 Network Interface
Section 5.2.2, MII Data Interface
Section 5.2.3, Configuration Management Interface
Section 4.0, Signal Descriptions, on page
16.
5.2 Network Media / Protocol
Support
Page 22

Related parts for WJLXT972ALC.A4