M25PX64-VMF6TP Micron Technology Inc, M25PX64-VMF6TP Datasheet - Page 38

no-image

M25PX64-VMF6TP

Manufacturer Part Number
M25PX64-VMF6TP
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of M25PX64-VMF6TP

Cell Type
NOR
Density
64Mb
Access Time (max)
8ns
Interface Type
Serial (SPI)
Address Bus
24b
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
SOIC W
Sync/async
Synchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
8M
Supply Current
12mA
Mounting
Surface Mount
Pin Count
16
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PX64-VMF6TP
Manufacturer:
NUMONYX
Quantity:
5 100
Part Number:
M25PX64-VMF6TP
Manufacturer:
ST
0
Part Number:
M25PX64-VMF6TP
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M25PX64-VMF6TP
Quantity:
76
6.8
38/70
Dual output fast read (DOFR)
The dual output fast read (DOFR) instruction is very similar to the read data bytes at higher
speed (FAST_READ) instruction, except that the data are shifted out on two pins (pin DQ0
and pin DQ1) instead of only one. Outputting the data on two pins instead of one doubles
the data transfer bandwidth compared to the read data bytes at higher speed (FAST_READ)
instruction.
The device is first selected by driving Chip Select (S) Low. The instruction code for the dual
output fast read instruction is followed by a 3-byte address (A23-A0) and a dummy byte,
each bit being latched-in during the rising edge of Serial Clock (C). Then the memory
contents, at that address, are shifted out on DQ0 and DQ1 at a maximum frequency f
during the falling edge of Serial Clock (C).
The instruction sequence is shown in
The first byte addressed can be at any location. The address is automatically incremented
to the next higher address after each byte of data is shifted out on DQ0 and DQ1. The whole
memory can, therefore, be read with a single dual output fast read (DOFR) instruction.
When the highest address is reached, the address counter rolls over to 00 0000h, so that
the read sequence can be continued indefinitely.
Figure 16. Dual output fast read instruction sequence
1. Address bit A23 is don’t care.
DQ0
DQ0
DQ1
DQ1
C
S
C
S
Mode 3
Mode 2
32 33 34
Dummy byte
0
35
1
36 37 38 39 40 41 42 43 44 45 46
2
Instruction
High Impedance
3
4
MSB
5
6
7
DATA OUT 1
Figure
6
4
5
7
2
3
23 22 21
8
0
1
16.
MSB
9 10
24-bit address
6
7
DATA OUT 2 DATA OUT 3
4
5
2
3
3
28 29 30 31
0
1
47
2
MSB
(1)
6
7
1
4
5
0
2
3
0
1
MSB
6
7
DATA OUT n
4
5
2
3
0
1
MSB
ai13574b
C
,

Related parts for M25PX64-VMF6TP