MT46V8M16TG-75Z Micron Technology Inc, MT46V8M16TG-75Z Datasheet - Page 49

MT46V8M16TG-75Z

Manufacturer Part Number
MT46V8M16TG-75Z
Description
Manufacturer
Micron Technology Inc
Type
DDR SDRAMr
Datasheet

Specifications of MT46V8M16TG-75Z

Organization
8Mx16
Density
128Mb
Address Bus
14b
Access Time (max)
750ps
Maximum Clock Rate
266MHz
Operating Supply Voltage (typ)
2.5V
Package Type
TSOP
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
2.7V
Operating Supply Voltage (min)
2.3V
Supply Current
140mA
Pin Count
66
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Not Compliant
Figure 23:
ACTIVE
PDF: 09005aef816fd013/Source: 09005aef82a95a3a
DDR_x4x8x16_Core2.fm - 128Mb DDR: Rev. F; Core DDR: Rev. A 4/07 EN
Extended Mode Register Definition
Notes:
1. n is the most significant row address bit from Table 2 on page 2.
2. The reduced drive strength option is available only on the x16 version. The reduced drive
3. The QFC# option is not supported.
After a row is opened with an ACTIVE command, a READ or WRITE command may be
issued to that row, subject to the
the clock period and rounded up to the next whole number to determine the earliest
clock edge after the ACTIVE command on which a READ or WRITE command can be
entered. For example, a
results in 2.7 clocks rounded to 3. This is reflected in Figure 24 on page 50, which covers
any case where 2 <
same procedure is used to convert other specification limits from time units to clock
cycles).
A row remains active (or open) for accesses until a PRECHARGE command is issued to
that bank. A PRECHARGE command must be issued before opening a different row in
the same bank.
A subsequent ACTIVE command to a different row in the same bank can only be issued
after the previous active row has been “closed” (precharged). The minimum time
interval between successive ACTIVE commands to the same bank is defined by
A subsequent ACTIVE command to another bank can be issued while the first bank is
being accessed, which results in a reduction of total row-access overhead. The minimum
time interval between successive ACTIVE commands to different banks is defined by
t
RRD.
Mn+2
0
0
1
1
strength option is not supported on the x4 and x8 versions; contact Micron for future sup-
port of this feature.
Mn+1
En
0
0
1
0
1
n+2
0
BA1 BA0
...
Mode Register Definition
Base mode register
Extended mode register
Reserved
Reserved
0
n+1
1
E9
0
E8
n 1
0
An
E7
t
0
RCD (MIN)/
...
...
Operating Mode
E6 E5
0
9
A9
t
RCD specification of 20ns with a 133 MHz clock (7.5ns period)
0
8
A8
E4
0
7
49
A7 A6 A5 A4 A3
E3
0
t
6
CK ≤ 3 (Figure 24 also shows the same case for
t
E2
RCD specification.
0
E1
3
0
1
5
2
4
E1,
Valid
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Drive Strength
E0
3
Reduced
Normal
E0
0
1
2
A2 A1 A0
DS
Operating Mode
Reserved
Reserved
128Mb: x4, x8, x16 DDR SDRAM
1
DLL
0
Disable
Enable
DLL
t
RCD (MIN) should be divided by
Address Bus
Extended Mode
Register (Ex)
©2004 Micron Technology, Inc. All rights reserved.
Operations
t
RRD; the
t
RC.

Related parts for MT46V8M16TG-75Z