CYNSE70064A-66BGC Cypress Semiconductor Corp, CYNSE70064A-66BGC Datasheet - Page 45

no-image

CYNSE70064A-66BGC

Manufacturer Part Number
CYNSE70064A-66BGC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CYNSE70064A-66BGC

Operating Supply Voltage (typ)
1.8V
Operating Supply Voltage (min)
1.7V
Operating Supply Voltage (max)
1.9V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Package Type
BGA
Mounting
Surface Mount
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CYNSE70064A-66BGC
Manufacturer:
CY
Quantity:
44
Part Number:
CYNSE70064A-66BGC
Manufacturer:
CYPRESS
Quantity:
329
Part Number:
CYNSE70064A-66BGC
Manufacturer:
ALTERA
0
Part Number:
CYNSE70064A-66BGC
Manufacturer:
CYPRESS
Quantity:
7
Part Number:
CYNSE70064A-66BGC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
The following is the sequence of operation for a single 68-bit Search command (also refer to the “Command and Command
Parameters,” Subsection 10.2 on page 19).
Note. For 68-bit searches, the host ASIC must supply the same 68-bit data on DQ[67:0] during both cycles A and B and the even
and odd pair of global mask registers selected for the compare must be programmed with the same value.
Document #: 38-02041 Rev. *F
CFG = 00000000, HLAT = 001, TLSZ = 10, LRAM = 1, LDEV = 1.
Note: |(BHI[2:0)] stands for the boolean ‘OR’ of the entire bus BHI[2:0].
Note: |(LHI[6:0]) stands for the boolean ‘OR’ for the entire bus LHI[6:0].
Note: Each bit in BHO[2:0] is the same logical signal.
Note: Each bit in LHO[1:0] is the same logical signal.
• Cycle A: The host ASIC drives the CMDV HIGH and applies Search command code (10) on CMD[1:0] signals. CMD[5:3]
• Cycle B: The host ASIC continues to drive the CMDV HIGH and applies Search command (10) on CMD[1:0]. CMD[5:2] must
signals must be driven with the index to the GMR pair for use in this Search operation. CMD[8:7] signals must be driven with
the same bits that will be driven on SADR[21:20] by this device if it has a hit. DQ[67:0] must be driven with the 68-bit data to
be compared. The CMD[2] signal must be driven to a logic 0.
be driven by the index of the comparand register pair for storing the 136-bit word presented on the DQ bus during cycles A
and B. CMD[8:6] signals must be driven with the index of the SSR that will be used for storing the address of the matching
entry and the hit flag (see page 14 for the description of SSR[0:7]). The DQ[67:0] continues to carry the 68-bit data to be
compared.
Figure 10-25. Timing Diagram for Device Number 6 in Block Number 3 (Device 30 in Depth-Cascaded Table)
SADR[21:0]
CMD[8:2]
|(LHI[6:0])
CMD[1:0]
I(BHI[2:0])
PHS_L
LHO[1:0]
BHO[2:0]
CE_L
ALE_L
OE_L
CMDV
WE_L
CLK2X
SSV
SSF
DQ
0
0
1
0
0
0
0
0
0
0
cycle
Search1
1
A B A B A B A B
D1
01
cycle
Search2
2
D2
01
cycle
Search3
3
D3
01
cycle
4
Search4
D4
01
cycle
5
cycle
6
cycle
7
Search1
(Hit on
some
device
above.)
cycle
8
z
z
z
z
Search2 Search4
(Hit on
some
device
above.)
cycle
9
z
z
Search3
(Hit on
some
device
above.)
cycle
10
(Global
miss; this device
default driver.)
1
0
0
1
0
CYNSE70064A
Page 45 of 128

Related parts for CYNSE70064A-66BGC