SC16C554IB64,151 NXP Semiconductors, SC16C554IB64,151 Datasheet - Page 33

IC UART QUAD SOT314-2

SC16C554IB64,151

Manufacturer Part Number
SC16C554IB64,151
Description
IC UART QUAD SOT314-2
Manufacturer
NXP Semiconductors
Datasheets

Specifications of SC16C554IB64,151

Number Of Channels
4, QUART
Fifo's
16 Byte
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Package / Case
64-LQFP
Transmit Fifo
16Byte
Receive Fifo
16Byte
Transmitter And Receiver Fifo Counter
Yes
Data Rate
5Mbps
Package Type
LQFP
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935270074151
SC16C554IB64-S
SC16C554IB64-S
Philips Semiconductors
9397 750 11616
Product data
Table 21:
Table 22:
[1]
Bit
5
4
3-0
Cont-3
0
1
0
1
X
X
X
1
0
1
When using software flow control the Xon/Xoff characters cannot be used for data transfer.
Symbol
EFR[5]
EFR[4]
EFR[3-0]
Cont-2
0
0
1
1
X
X
X
0
1
1
Enhanced Feature Register bits description
Software flow control functions
Quad UART with 16-byte FIFO and infrared (IrDA) encoder/decoder
Cont-1
X
X
X
X
0
1
0
1
1
1
Rev. 04 — 19 June 2003
Description
Special Character Detect.
Enhanced function control bit. The content of IER[7-4], ISR[5-4],
FCR[5-4], and MCR[7-5] can be modified and latched. After modifying
any bits in the enhanced registers, EFR[4] can be set to a logic 0 to latch
the new values. This feature prevents existing software from altering or
overwriting the SC16C554/554D enhanced functions.
Cont-3-0 Tx, Rx control. Logic 0 or cleared is the default condition.
Combinations of software flow control can be selected by programming
these bits. See
Logic 0 = Special character detect disabled (normal default condition).
Logic 1 = Special character detect enabled. The SC16C554/554D
compares each incoming receive character with Xoff2 data. If a match
exists, the received data will be transferred to FIFO and ISR[4] will be
set to indicate detection of special character. Bit-0 in the X-registers
corresponds with the LSB bit for the receive character. When this
feature is enabled, the normal software flow control must be disabled
(EFR[3-0] must be set to a logic 0).
Logic 0 = Disable (normal default condition).
Logic 1 = Enable.
Cont-0
X
X
X
X
0
0
1
1
1
1
Table
TX, RX software flow controls
No transmit flow control
Transmit Xon1/Xoff1
Transmit Xon2/Xoff2
Transmit Xon1 and Xon2/Xoff1 and Xoff2
No receive flow control
Receiver compares Xon1/Xoff1
Receiver compares Xon2/Xoff2
Transmit Xon1/Xoff1
Receiver compares Xon1 and Xon2, Xoff1 and Xoff2
Transmit Xon2/Xoff2
Receiver compares Xon1 and Xon2/Xoff1 and Xoff2
Transmit Xon1 and Xon2/Xoff1 and Xoff2
Receiver compares Xon1 and Xon2/Xoff1 and Xoff2
22.
[1]
SC16C554/554D
…continued
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.
33 of 53

Related parts for SC16C554IB64,151