ATxmega64A1 Atmel Corporation, ATxmega64A1 Datasheet - Page 202

no-image

ATxmega64A1

Manufacturer Part Number
ATxmega64A1
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega64A1

Flash (kbytes)
64 Kbytes
Pin Count
100
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
78
Ext Interrupts
78
Usb Speed
No
Usb Interface
No
Spi
12
Twi (i2c)
4
Uart
8
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
4
Dac Resolution (bits)
12
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
4
Eeprom (bytes)
2048
Self Program Memory
YES
External Bus Interface
1
Dram Memory
sdram
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
8
Output Compare Channels
24
Input Capture Channels
24
Pwm Channels
24
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega64A1-AU
Manufacturer:
Atmel
Quantity:
135
Part Number:
ATxmega64A1-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega64A1-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega64A1-C7U
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega64A1-C7UR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega64A1-CU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega64A1U-AU
Manufacturer:
ATMEL
Quantity:
953
18.3.10
18.3.11
18.3.12
18.3.13
18.3.14
8077H–AVR–12/09
PER2 - Period Register 2
PER1 - Period Register 1
PER0 - Period Register 0
COMP3 - Compare Register 3
COMP2 - Compare Register 2
The COMP0, COMP1, COMP2 and COMP3 registers represents the 32-bit value COMP. COMP
is constantly compared with the counter value (CNT). A compare match will set the COMPIF in
the INTFLAGS register, and the optional interrupt is generated.
If the COMP value is higher than the PER value, no RTC Compare Match interrupt requests or
events will be generated
After writing the high byte of the COMP register, the condition for setting OVFIF and COMPIF,
as well as the Overflow and Compare Match Wakeup condition, will be disabled for the following
two RTC clock cycles.
Bit
+0x0A
Read/Write
Reset Value
Bit
+0x09
Read/Write
Reset Value
Bit
+0x08
Read/Write
Reset Value
Bit
+0x0F
Read/Write
Reset Value
Bit
+0x0E
Read/Write
Reset Value
R/W
R/W
R/W
R/W
R/W
7
7
7
7
7
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
6
6
6
6
6
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
5
5
5
5
5
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
4
4
4
4
COMP[31:24]
4
COMP[23:16]
0
0
0
0
0
PER[23:16]
PER[15:8]
PER[7:0]
R/W
R/W
R/W
R/W
R/W
3
3
3
3
3
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
2
2
2
2
2
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
1
1
1
1
1
0
0
0
0
0
XMEGA A
R/W
R/W
R/W
R/W
R/W
0
0
0
0
0
0
0
0
0
0
COMP3
COMP2
PER2
PER1
PER0
202

Related parts for ATxmega64A1