ATxmega64B3 Atmel Corporation, ATxmega64B3 Datasheet - Page 380

no-image

ATxmega64B3

Manufacturer Part Number
ATxmega64B3
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega64B3

Flash (kbytes)
64 Kbytes
Pin Count
64
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
36
Ext Interrupts
36
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
2
Twi (i2c)
1
Uart
1
Segment Lcd
100
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
2
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
4
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
2
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega64B3-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega64B3-AUR
Manufacturer:
Atmel
Quantity:
10 000
28.6.3
28.6.4
8291A–AVR–10/11
Repeat Counter Register
Operand Count Register
addressing is based on an address already stored in the pointer register prior to the access
itself. Indirect data access can be optionally combined with pointer register post-increment. The
indirect access mode has an option that makes it possible to load or read the pointer register
without accessing any other registers. Any register update is performed in a little-endian fashion.
Hence, loading a single byte of the address register will always update the LSB while the most-
significant bytes are left unchanged.
The pointer register is not involved in addressing registers in the PDI control and status register
space (CSRS space).
The REPEAT instruction is always accompanied by one or more operand bytes that define the
number of times the next instruction should be repeated. These operand bytes are copied into
the repeat counter register upon reception. During the repeated executions of the instruction
immediately following the REPEAT instruction and its operands, the repeat counter register is
decremented until it reaches zero, indicating that all repetitions have completed. The repeat
counter is also involved in key reception.
Immediately after an instruction (except the LDCS and STCS instructions) a specified number of
operands or data bytes (given by the size parts of the instruction) are expected. The operand
count register is used to keep track of how many bytes have been transferred.
Atmel AVR XMEGA B
380

Related parts for ATxmega64B3