AD7809 Analog Devices, AD7809 Datasheet

no-image

AD7809

Manufacturer Part Number
AD7809
Description
+3.3 V to +5 V Quad/Octal 10-Bit DAC
Manufacturer
Analog Devices
Datasheet

Specifications of AD7809

Resolution (bits)
10bit
Dac Update Rate
667kSPS
Dac Settling Time
1.5µs
Max Pos Supply (v)
+5.5V
Single-supply
Yes
Dac Type
Voltage Out
Dac Input Format
Par

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7809BS
Manufacturer:
ADI
Quantity:
161
Part Number:
AD7809BST
Manufacturer:
Legerity
Quantity:
4 012
Part Number:
AD7809BST
Manufacturer:
ADI
Quantity:
164
Part Number:
AD7809BST
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7809BSTZ
Manufacturer:
ADI
Quantity:
236
Part Number:
AD7809BSTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD7809BSTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7809BSTZ-REEL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
a
GENERAL DESCRIPTION
The AD7804/AD7808 are quad/octal 10-bit digital-to-analog
converters, with serial load capabilities, while the AD7805/AD7809
are quad/octal 10-bit digital-to-analog converters with parallel
load capabilities. These parts operate from a +3.3 V to +5 V
( 10%) power supply and incorporates an on-chip reference.
These DACs provide output signals in the form of V
V
include a system control register and channel control registers.
The system control register has control over all DACs in the
package. The channel control registers allow individual control
of DACs. The complete transfer function of each individual
DAC can be shifted around the V
Sub DAC. All DACs contain double buffered data inputs,
which allow all analog outputs to be simultaneously updated
using the asynchronous LDAC input.
Control Features
Hardware Clear
System Control
Power Down
System Standby
System Clear
Input Coding
Channel Control
Channel Standby
Channel Clear
V
NOTES
1
2
REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
Power-down function powers down all internal circuitry including the reference.
Standby functions power down all circuitry except for the reference.
BIAS
SWING
FEATURES
Four 10-Bit DACs in One Package
Serial and Parallel Loading Facilities Available
+3.3 V to +5 V Operation
Power-Down Mode
Power-On Reset
Standby Mode (All DACs/Individual DACs)
Low Power All CMOS Construction
10-Bit Resolution
Double Buffered DAC Registers
Dual External Reference Capability
APPLICATIONS
Optical Disk Drives
Instrumentation and Communication Systems
Process Control and Voltage Setpoint Control
Trim Potentiometer Replacement
Automatic Calibration
AD7804 Quad 10-Bit Serial Loading
AD7805 Quad 10-Bit Parallel Loading
AD7808 Octal 10-Bit Serial Loading
AD7809 Octal 10-Bit Parallel Loading
is derived internally from V
1
2
2
Channels Controlled
All
All
All
All
All
Selective
Selective
Selective
BIAS
BIAS
. On-chip control registers
point using an on-chip
Main DAC
BIAS
+3.3 V to +5 V Quad/Octal 10-Bit DACs
Sub DAC
V
SWING
AD7804/AD7805/AD7808/AD7809
.
Index on Page 26.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
Fax: 781/326-8703
REFOUT
REFOUT
CLKIN
REFIN
COMP
REFIN
COMP
SDIN
FSIN
PD**
PD**
WR
CS
**ONLY AD7804 SHOWN FOR CLARITY
**SHOWS ADDITIONAL CHANNELS ON THE AD7808
**PIN ON THE AD7808 ONLY
**ONLY AD7805 SHOWN FOR CLARITY
**SHOWS ADDITIONAL CHANNELS ON THE AD7809
**PIN ON THE AD7809 ONLY
FUNCTIONAL BLOCK DIAGRAMS
MODE A0
CONTROL REG
CONTROL REG
CONTROL
SYSTEM
SYSTEM
LOGIC
CONTROL REG
CONTROL REG
CONTROL REG
CONTROL REG
CONTROL REG
CONTROL REG
CONTROL REG
CONTROL REG
CHANNEL A
1.23V REF
CHANNEL D
CHANNEL C
CHANNEL B
CHANNEL C
CHANNEL B
CHANNEL A
1.23V REF
CHANNEL D
DIVIDER
DIVIDER
A1
AV
AV
World Wide Web Site: http://www.analog.com
DD
DD
A2**
CONTROL LOGIC
INPUT SHIFT
REGISTER &
DB9 DB2
AV
AV
REGISTER
INPUT
DD
DD
POWER ON
POWER ON
DV
RESET
DV
RESET
REGISTER
REGISTER
REGISTER
REGISTER
REGISTER
REGISTER
REGISTER
REGISTER
DD
DD
DB1 DB0
DATA
DATA
DATA
DATA
DATA
DATA
DATA
DATA
MUX
MUX
MUX
MUX
MUX
MUX
MUX
MUX
AGND DGND
AGND DGND
V
V
V
V
V
V
V
V
BIAS
BIAS
BIAS
BIAS
BIAS
BIAS
BIAS
BIAS
AD7804/
AD7808
AD7805/
AD7809
© Analog Devices, Inc., 1998
CLR
CLR
REGISTER
REGISTER
REGISTER
REGISTER
REGISTER
REGISTER
REGISTER
REGISTER
DAC D
DAC B
DAC D
DAC C
DAC C
DAC A
DAC B
DAC A
DAC
DAC
DAC
DAC
DAC
DAC
DAC
DAC
LDAC
LDAC
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
H*
D
H*
G*
F*
E*
D
C
B
A
G*
F*
E*
C
B
A

Related parts for AD7809

AD7809 Summary of contents

Page 1

... Automatic Calibration GENERAL DESCRIPTION The AD7804/AD7808 are quad/octal 10-bit digital-to-analog converters, with serial load capabilities, while the AD7805/AD7809 are quad/octal 10-bit digital-to-analog converters with parallel load capabilities. These parts operate from a +3 10%) power supply and incorporates an on-chip reference. ...

Page 2

... AD7804/AD7805/AD7808/AD7809 AD7804/AD7805–SPECIFICATIONS Reference = Internal Reference 100 pF Parameter B Grade STATIC PERFORMANCE MAIN DAC Resolution 10 Relative Accuracy Gain Error 2 Bias Offset Error –80/+40 3 –V Zero-Scale Error Monotonicity 9 Minimum Load Resistance 2 SUB DAC Resolution 8 Differential Nonlinearity OUTPUT CHARACTERISTICS 3 Output Voltage Range V V Voltage Output Settling Time to 10 Bits ...

Page 3

... Temperature range is – + Can be minimized using the Sub DAC the center of the output voltage swing and can be V BIAS Specifications subject to change without notice. REV. A AD7804/AD7805/AD7808/AD7809 (AV and GND. Sub DAC at Midscale. All specifications ...

Page 4

... AD7804/AD7805/AD7808/AD7809 AD7804/AD7808 TIMING CHARACTERISTICS Internal Reference. All specifications T MIN Limit at T Parameter All Versions t 100 100 9 NOTES 1 Sample tested during initial release and after any redesign or process change that may affect this parameter. All input signals are specified with and ...

Page 5

... CS WR DATA 1 LDAC 2 LDAC CLR 1 TIMING REQUIREMENTS FOR SYNCHRONOUS LDAC UPDATE OR LDAC MAY BE TIED PERMANENTLY LOW IF REQUIRED. 2 TIMING REQUIREMENTS FOR ASYNCHRONOUS LDAC UPDATE. Figure 2. Timing Diagram for AD7805/AD7809 Parallel Write REV. A AD7804/AD7805/AD7808/AD7809 3 unless otherwise noted.) MIN MAX , T MIN ...

Page 6

... OUT Input Current to Any Pin Except Supplies Operating Temperature Range AD7804/AD7805 Commercial Plastic (B, C Versions – +85 C AD7808/AD7809 Commercial Plastic (B, C Versions – +85 C Storage Temperature Range . . . . . . . . . . . . – +150 C Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . +150 C SOIC (R-16) Package, Power Dissipation . . . . . . . . . 450 mW Thermal Impedance . . . . . . . . . . . . . . . . . . . . . . 75 C/W ...

Page 7

... OUT OUT COMP 13 REFIN 12 CLR 11 CLKIN –7– AD7804/AD7805/AD7808/AD7809 /16 volts. All Sub DACs are also cleared and thus the BIAS /2 divider and is DD AD7808 PIN CONFIGURATION AGND OUT OUT ...

Page 8

... DB2 13 16 DGND 14 15 AD7805/AD7809 PIN FUNCTION DESCRIPTIONS Description No Connect. These pins should be left open circuit. Ground reference point for analog circuitry. A Analog output voltages from the DACs. Reference Output. This is a bandgap reference and is typically 1.23 V. Data Inputs. DB9 to DB2 are the 8 MSBs of the data word. ...

Page 9

... MSB first. Figure 4 shows the loading sequence for the AD7804/AD7808 system control register, Figure 5 shows the REV. A AD7804/AD7805/AD7808/AD7809 Digital-to-Analog Glitch Impulse Digital-to-analog glitch impulse is the impulse injected into the analog output when the digital inputs change state with the DAC selected and the LDAC used to update the DAC ...

Page 10

... AD7804/AD7805/AD7808/AD7809 MSB X MD0 = 0 MD1 = Don’t Care Figure 4. AD7804/AD7808 System Control Register Loading Sequence DB15 (MSB) X MD0 = 1 MD1 = 0 A2 Don’t Care *Applicable to the AD7808 Only, and Are Don’t Care Conditions when Operating the AD7804 . Figure 5. AD7804/AD7808 Channel Control Register Loading Sequence ...

Page 11

... DAC G Selected DAC H Selected REV. A AD7804/AD7805/AD7808/AD7809 /2 Standby (STBY) DD This bit allows the selected DAC in the package to be put into low power mode. Writing a zero to the STBY bit in the channel /2 reference control register puts the selected DAC into standby mode. On ...

Page 12

... Figure 10. Flowchart for Controlling the DAC Following Power-Up AD7805/AD7809 INTERFACE SECTION The AD7805 and AD7809 are parallel data input devices and contain both control registers and data registers. The system control register has global control over all DACs in the package while the channel control register allows control over individual DACs in the package ...

Page 13

... Table IVa shows how these DAC registers can be X MD0 = 0 addressed on the AD7805. Table IVb shows how these registers are addressed on the AD7809. Refer to Figures for infor- mation on the registers. Table IVa. AD7805 DAC Data/Control Register Selection Table DB2 ...

Page 14

... AD7804/AD7805/AD7808/AD7809 Table IVb. AD7809 DAC Data/Control Register Selection Table MODE ...

Page 15

... The flowchart in Figure 19 shows the steps necessary to control the AD7805/AD7809 following power-on. This flowchart de- tails the necessary steps when using the AD7805/AD7809 in its 10-bit parallel mode. The first step is to write to the system control register to clear the SSTBY bit and to configure the part for 10-bit parallel mode and select the required coding scheme ...

Page 16

... The LDAC input condition is sampled on the sixteenth falling edge on the AD7804/AD7808 and is sampled on the rising edge of write on the AD7805/AD7809. If LDAC is low on the sixteenth falling clock edge or on the rising edge of WR, an automatic or synchronous update will take place. ...

Page 17

... DAC. REV. A AD7804/AD7805/AD7808/AD7809 Configuring the AD7805/AD7809 for Twos Complement Coding Figure 24 shows a typical configuration for the AD7805/AD7809. The circuit can be used for either 3 operation and uses the internal V lel interfacing is used. The following are the steps required to operate the Main DACs in this part. ...

Page 18

... AD7804/AD7805/AD7808/AD7809 Table VI and Figure 22 show the analog outputs available for the above configuration. The following is the procedure re- quired if the complete transfer function needs to be offset around the V point. Table VII and Figure 23 show the ana- BIAS log output variations available from the Sub DAC. ...

Page 19

... The MX1 and MX0 bits in the system control register have to be set to enable selection of the AD589 as the reference. The following are the steps required to operate the DACs in this part. Figures show the contents of the registers on the AD7804/AD7808. REV. A AD7804/AD7805/AD7808/AD7809 127/256 0.01 F 126/256 1/256 0.01 F ...

Page 20

... Figure 28. Pictorial View of Transfer Function for Any DAC Channel Grounding and Layout Techniques To obtain optimum performance from the AD7804/AD7805/ AD7808/AD7809 care should be taken with the layout. Causes for concern would be feedthrough from the interface bus onto the analog circuitry particularly the reference pins and ground loops ...

Page 21

... Typical Performance Characteristics–AD7804/AD7805/AD7808/AD7809 0.150000 MAIN DAC = ZERO SCALE SUB DAC = MID SCALE 0.125000 BIAS + 0.100000 V = 5.5V DD 0.075000 0.050000 DD 0.025000 SOURCE CURRENT SINK CURRENT 0.000000 –0.5 –0.4 –0.3 –0.2 –0.1 0.0 CURRENT – mA Figure 29. Sink and Source Current with Zero Scale Loaded to DAC ...

Page 22

... AD7804/AD7805/AD7808/AD7809 MICROPROCESSOR INTERFACING AD7804/AD7808–ADSP-2101/ADSP-2103 Interface Figure 35 shows a serial interface between the AD7804/AD7808 and the ADSP-2101/ADSP-2103. The ADSP-2101/ADSP- 2103 should be set up to operate in the SPORT Transmit Alter- nate Framing Mode. The ADSP-2101/ADSP-2103 SPORT is programmed through the SPORT control register and should be configured as follows: Internal Clock Operation, Active Low Framing, 16-bit Word Length ...

Page 23

... DATA BUS DMD0 **ADDITIONAL PINS OMITTED FOR CLARITY **A2 CONTAINED ON THE AD7809 ONLY Figure 38. AD7805/AD7809–ADSP-2101/ADSP-2103 Interface Data is loaded to the AD7805/AD7809 input register using the following instruction: DM(DAC) = MR0, MR0 = ADSP-2101 MR0 Register. DAC = Decoded DAC Address. AD7805/AD7809–TMS32020 Interface Figure 39 shows a parallel interface between the AD7805/AD7809 and the TMS32020 processor ...

Page 24

... AD7804/AD7805/AD7808/AD7809 APPLICATIONS Opto-Isolated Interface for Process Control Applications The AD7804/AD7808 has a versatile serial three-wire serial interface making it ideal for generating accurate voltages in process control and industrial applications. Due to noise, safety requirements, or distance, it may be necessary to isolate the AD7804/AD7808 from the controller. This can easily be achieved by using opto-isolators which will provide isolation in excess ...

Page 25

... DGND REV. A AD7804/AD7805/AD7808/AD7809 Dual External Reference Input Capability It is possible to operate the AD7804/AD7805/AD7808/AD7809 with two externally applied references. Figure 45 shows the connections for the AD7804. Reference one, the AD589, is connected to the REFIN pin of the part; the second reference, the AD780, is used to overdrive the internal VDD/2 reference which is provided at the COMP pin of the device ...

Page 26

... Typical Performance Characteristics . . . . . . . . . . . . . . . . . . 21 Microprocessor Interfacing ADSP-2101/ADSP-2103 . . . . . . . . . . . . . . . . . . . . . . . . . 22 68HC11/68L11 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 80C51/80L51 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 Applications Opto-Isolated Interface . . . . . . . . . . . . . . . . . . . . . . . . . . 24 Decoding Multiple ICs . . . . . . . . . . . . . . . . . . . . . . . . . . 24 Outline Dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27, 28 PAGE INDEX (AD7805/AD7809 PARALLEL INTERFACE PART) Page No. Topic Functional Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2, 3 Timing Information Timing Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . 6 Ordering Guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Pin Function Description ...

Page 27

... AD7804/AD7805/AD7808/AD7809 Plastic DIP (N-16) 0.840 (21.33) 0.745 (18.93 0.280 (7.11) 0.240 (6.10 0.060 (1.52) PIN 1 0.015 (0.38) MAX 0.130 (3.30) MIN 0.100 0.070 (1.77) SEATING 0.022 (0.558) PLANE (2 ...

Page 28

... AD7804/AD7805/AD7808/AD7809 Plastic DIP (N-24 PIN 1.275 (32.30) 1.125 (28.60) 0.210 (5.33) MAX 0.160 (4.06) 0.115 (2.92) 0.022 (0.558) 0.100 (2.54) 0.070 (1.77) 0.014 (0.356) BSC 0.045 (1.15) SOIC (R-24) 0.614 (15.6) 0.598 (15. 0.299 (7.6) 0.291 (7. PIN 1 0.104 (2.65) 0.093 (2.35) 0.012 (0.3) 0.0500 (1.27) 0.019 (0.49) SEATING 0.013 (0.32) BSC PLANE 0.004 (0.1) 0.014 (0.35) 0.009 (0.25) OUTLINE DIMENSIONS Dimensions shown in inches and (mm) ...

Related keywords