FMS9884A Fairchild Semiconductor, FMS9884A Datasheet - Page 7

no-image

FMS9884A

Manufacturer Part Number
FMS9884A
Description
3x8-bit, 108/140/175 Ms/s Triple Video A/D Converter with Clamps
Manufacturer
Fairchild Semiconductor
Datasheet
FMS9884A
Register Definitions
Configuration Register 1 (0A)
PLL Configuration Register (0C)
REV. 1.2.2 12/7/01
Bit no.
Bit no.
1-0
4-2
PHASE
PLLCTRL
CONFIG2
0
1
2
3
4
5
6
7
Name
7-0
XCLAMPOL
COASTPOL
PARALLEL
IPUMP
XCLAMP
XCKSEL
DEMUX
HSPOL
Name
Name
2-0
Address
0B
0C
0D
0E
0F
Type
R/W
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Function
Sampling clock phase. PHASE
register bits 7-3. PHASE sets the sampling clock phase in
11.25° increments. Default value is decimal 16.
PLL Control
Configuration
Reserved
Reserved
Description
Charge Pump Current. Selects Charge Pump current (µA).
(see Table 5. Charge Pump Current Codes)
000: 50
001: 100
010: 150
011: 250
100: 350
101: 500
110: 750
111: 1500
Description
External Clock Select. Select internal clock source.
0: Internal PLL
1: XCK input.
External Clamp Polarity. Select clamp polarity.
0: Active L.
1: Active H.
External Clamp Select. Select clamp source.
0: Internally generated by PLL referenced to HSIN.
1: External CLAMP input.
Coast Polarity. Select COAST input polarity.
0: Active L.
1: Active H.
HSIN Polarity. Select horizontal sync input polarity. PLL is locked to selected
edge:
0: Falling edge.
1: Rising edge.
Output Data Format. Select format of data outputs.
0: Interleaved. DCK rising edge strobes port A data. DCK rising edge strobes
port B data.
1: Parallel. Rising edge of DCK strobes port A and port B data.
Output Data Porting. Data released at full rate through one port or through
two half-rate ports.
0: Single 8-bit port.
1: Dual 8-bit ports.
PHASE
4–0
X X X
4-0
stored in upper
PRODUCT SPECIFICATION
Default (hex)
80
24
00
0X
00
7

Related parts for FMS9884A