S1D13505 Epson Electronics America, Inc., S1D13505 Datasheet - Page 275

no-image

S1D13505

Manufacturer Part Number
S1D13505
Description
LCD Controller
Manufacturer
Epson Electronics America, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S1D13505F00A
Manufacturer:
EPSON
Quantity:
254
Part Number:
S1D13505F00A100
Manufacturer:
EPSON
Quantity:
8 000
Part Number:
S1D13505F00A2
Manufacturer:
EPSON
Quantity:
5
Part Number:
S1D13505F00A2
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Part Number:
S1D13505F00A200
Manufacturer:
EPSON
Quantity:
1 400
Part Number:
S1D13505F00A200
Manufacturer:
Epson Electronics America Inc-Semiconductor Div
Quantity:
10 000
Part Number:
S1D13505F00A200
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Epson Research and Development
Vancouver Design Center
13505CFG Configuration Program
Issue Date: 01/03/29
Memory Performance
Suspend Mode Refresh
Installed Memory
WE# Control
Refresh Time
CAS before RAS
Self refresh
No refresh
Selects the WE# control used for the DRAM. DRAM
uses one of two methods of control when writing to
memory. These methods are referred to as 2-CAS# and
2-WE#.
The S5U13505 evaluation boards use DRAM requiring
the 2-CAS# method.
This value represents the number of ms required to
refresh 256 rows of DRAM.
These settings optimize the memory timings for best
performance. The default values change based on the
memory configuration (access time, memory type, etc.).
For further information on configuring these settings,
refer to the S1D13505 Hardware Functional Specifi-
cation, document number X23A-A-001-xx and the
DRAM manufacturer’s specification.
Selects the DRAM refresh method used during power
save mode.
The S5U13505 evaluation boards use DRAM requiring
Self Refresh. For all other implementations, refer to the
manufacturer’s specification for DRAM refresh
requirements.
Select this setting for DRAM that requires timing where
the CAS signal occurs before the RAS signal for low
power memory refresh.
Select this setting for DRAM that requires no signal
from the S1D13505 to maintain memory refresh.
This selection does not refresh the memory during
power save mode. If this option is selected, the memory
contents are lost during power save.
Selects the amount of DRAM available for the display
buffer.
The S1D13505 evaluation boards have 2M bytes of
DRAM installed.
X23A-B-001-04
S1D13505
Page 11

Related parts for S1D13505