ADSP-21060 Analog Devices, ADSP-21060 Datasheet - Page 30

no-image

ADSP-21060

Manufacturer Part Number
ADSP-21060
Description
ADSP-2106x SHARC DSP Microcomputer Family
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21060
Manufacturer:
AD
Quantity:
2
Part Number:
ADSP-21060-CZ-160
Manufacturer:
ALLWINE
Quantity:
20 000
Part Number:
ADSP-21060BW-133X
Manufacturer:
AD
Quantity:
1
Part Number:
ADSP-21060CW-133
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21060CW-160
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21060CZ-133
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21060CZ-160
Manufacturer:
AD
Quantity:
210
Part Number:
ADSP-21060CZ-160
Manufacturer:
AD31
Quantity:
116
Part Number:
ADSP-21060CZ-160
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21060CZ-160
Manufacturer:
AD
Quantity:
40
Part Number:
ADSP-21060CZ-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
DMA Handshake
These specifications describe the three DMA handshake modes.
In all three modes DMAR is used to initiate transfers. For hand-
shake mode, DMAG controls the latching or enabling of data
externally. For external handshake mode, the data transfer is
controlled by the ADDR
ACK, and DMAG signals. For Paced Master mode, the data
ADSP-21060/ADSP-21060L
Parameter
Timing Requirements:
t
t
t
t
t
t
t
t
Switching Characteristics:
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
W = (number of wait states specified in WAIT register) × t
HI = t
NOTES
1
2
3
4
Only required for recognition in the current cycle.
t
t
See System Hold Time Calculation under Test Conditions for calculation of hold times given capacitive and dc loads.
SDRLC
SDRHC
WDR
SDATDGL
HDATIDG
DATDRH
DMARLL
DMARH
DDGL
WDGH
WDGL
HDGC
VDATDGH
DATRDGH
DGWRL
DGWRH
DGWRR
DGRDL
DRDGH
DGRDR
DGWR
DADGH
DDGHA
data can be driven t
n equals the number of extra cycles that the access is prolonged.
SDATDGL
VDATDGH
CK
(if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0).
is the data setup requirement if DMARx is not being used to hold off completion of a write. Otherwise, if DMARx low holds off completion of the write, the
is valid if DMARx is not being used to hold off completion of a read. If DMARx is used to prolong the read, then t
DMARx Low Setup before CLKIN
DMARx High Setup before CLKIN
DMARx Width Low
(Nonsynchronous)
Data Setup after DMAGx Low
Data Hold after DMAGx High
Data Valid after DMARx High
DMARx Low Edge to Low Edge
DMARx Width High
DMAGx Low Delay after CLKIN
DMAGx High Width
DMAGx Low Width
DMAGx High Delay after CLKIN
Data Valid before DMAGx High
Data Disable after DMAGx High
WR Low before DMAGx Low
DMAGx Low before WR High
WR High before DMAGx High
RD Low before DMAGx Low
RD Low before DMAGx High
RD High before DMAGx High
DMAGx High to WR, RD, DMAGx
Low
Address/Select Valid to DMAGx High 17 + DT
Address/Select Hold after DMAGx
High
DATDRH
after DMARx is brought high.
31-0
, RD, WR, SW, PAGE, MS
2
2
3
4
1
CK
1
.
Min
5
5
6
2
23 + 7DT/8
6
9 + DT/4
6 + 3DT/8
12 + 5DT/8
–2 – DT/8
8 + 9DT/16
0
0
10 + 5DT/8 + W
1 + DT/16
0
11 + 9DT/16 + W
0
5 + 3DT/8 + HI
–0.5
3-0
,
ADSP-21060
transfer is controlled by ADDR
(not DMAG). For Paced Master mode, the Memory Read–Bus
Master, Memory Write–Bus Master, and Synchronous Read/
Write–Bus Master timing specifications for ADDR
MS
Max
10 + 5DT/8
16 + 7DT/8
15 + DT/4
6 – DT/8
7
2
3 + DT/16
2
3
3-0
, SW, PAGE, DATA
–2 – DT/8
Min
5
5
6
2
23 + 7DT/8
6
9 + DT/4
6 + 3DT/8
12 + 5DT/8
8 + 9DT/16
0
0
10 + 5DT/8 + W
1 + DT/16
0
11 + 9DT/16 + W
0
5 + 3DT/8 + HI
17 + DT
–0.5
47-0
ADSP-21060L
, and ACK also apply.
31-0
VDATDGH
, RD, WR, MS
= 8 + 9DT/16 + (n × t
Max
10 + 5DT/8
16 + 7DT/8
15 + DT/4
6 – DT/8
7
2
3 + DT/16
2
3
3-0
31-0
, and ACK
, RD, WR,
CK
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
) where

Related parts for ADSP-21060