PM7311 pmc-sierra, PM7311 Datasheet - Page 20
PM7311
Manufacturer Part Number
PM7311
Description
Freedm 84a1024l Assp Telecom Standard Datasheet
Manufacturer
pmc-sierra
Datasheet
1.PM7311.pdf
(296 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
- Current page: 20 of 296
- Download datasheet (2Mb)
Proprietary and Confidential to PMC-Sierra, Inc., and for its customers’ internal use.
Document No.: PMC-2021832, Issue 2
2.3
·
·
·
·
·
·
·
PPP Features
·
·
·
·
Supports 3 individual clock and data interfaces that can individually operate at up to 52 MHz.
The device can be configured to process data from either the clock and data interfaces or
from the SBI on a per clock-data-link/SPE basis.
In a channelized application, the number of time-slots assigned to an HDLC channel is
programmable from 1 to 24 (for T1/J1) and from 1 to 31 (for E1).
For each channel, the HDLC receiver supports programmable flag sequence detection, bit de-
stuffing and frame check sequence validation. The receiver supports the validation of both
CRC-CCITT and CRC-32 frame check sequences.
For each HDLC channel, the receiver checks for packet abort sequences, octet alignment and
for minimum and maximum packet length.
For each HDLC channel, time-slots are selectable to be in 56 Kbps format or 64 Kbps clear
channel format.
For each HDLC channel, the HDLC transmitter supports programmable flag sequence
generation, bit stuffing and frame check sequence generation. The transmitter supports the
generation of both CRC-CCITT and CRC-32 frame check sequences. The transmitter also
aborts packets under the direction of the external TM engine or automatically when the
channel underflows.
Support for 2 levels of transmit priority per HDLC channel. (Only single link channels
support this feature, not multi-link bundles.) High and low priority packets are queued
separately. High priority traffic, when present, is always transmitted before low priority
traffic. When low priority traffic is fragmented, high priority traffic is inserted in between
low priority fragments.
Link Control Protocol packet identification. Packets are identified by the PID as control
protocols and will be forwarded to the Any-PHY interface.
Capable of supporting line rate transfers of packet sizes from 40 to 9.6K bytes.
Support for PPP header compression as per RFC 1661 on sequenced links. On receive,
compressed headers are detected and processed appropriately as they arrive on an HDLC
channel. Compressed PPP headers are passed to the system side via the Any-PHY interface.
On transmit, compressed headers are accepted from the system side device via the Any-PHY
interface. On sequenced links, all required processing is provided to correctly insert the
compressed PPP headers into the 1024 HDLC channels. On non-sequenced links, header
compression is only supported through the use of transparent mode.
RFC-1990 Multi-link PPP bundles:
o Capable of supporting fragment sizes from 6 to 9.6K bytes with the restriction that the
o Support for 3 egress fragmentation sizes (128, 256, and 512 bytes) configurable per
o Either 12 bit or 24 bit sequence number, with short and long fragment header formats, is
maximum number of fragments per packet is 81.
connection. Optionally, full packet transfers are supported on a per connection basis. The
FREEDM 84A1024L supports header compression but does not perform it.
supported.
FREEDM 84A1024L ASSP Telecom Standard Product Data Sheet
Released
20
Related parts for PM7311
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Pm Surface Mount Crystals
Manufacturer:
MtronPTI Inc.
Datasheet:
Part Number:
Description:
Pm 100 Series, 100 Watt Open Pcb Constructed Ac-dc Medical
Manufacturer:
RSG Electronic Components GmbH
Datasheet:
Part Number:
Description:
RM7000 microprocessor with On-chip secondary cache
Manufacturer:
PMC-Sierra Inc
Datasheet:
Part Number:
Description:
2 Mbit / 4 Mbit 3.3 Volt-only Firmware Hub/LPC Flash Memory
Manufacturer:
PMC-Sierra Inc
Datasheet:
Part Number:
Description:
Dual serial link, PHY multiplexer
Manufacturer:
PMC-Sierra Inc
Datasheet:
Part Number:
Description:
RM7000 microprocessor with On-chip secondary cache
Manufacturer:
PMC-Sierra Inc
Datasheet:
Part Number:
Description:
RM7000 microprocessor with On-chip secondary cache
Manufacturer:
PMC-Sierra Inc
Datasheet:
Part Number:
Description:
Saturn user network interface (155-TETRA)
Manufacturer:
PMC-Sierra Inc
Datasheet:
Part Number:
Description:
Quad T1/E1 line interface device
Manufacturer:
PMC-Sierra Inc
Datasheet:
Part Number:
Description:
Eight channel frame engine and datalink manager
Manufacturer:
PMC-Sierra Inc
Datasheet:
Part Number:
Description:
Sonet/SDH payload extractor/aligner
Manufacturer:
PMC-Sierra Inc
Datasheet:
Part Number:
Description:
Saturn user network interface
Manufacturer:
PMC-Sierra Inc
Datasheet: