ds3102 Maxim Integrated Products, Inc., ds3102 Datasheet - Page 114

no-image

ds3102

Manufacturer Part Number
ds3102
Description
Stratum 3 Timing Card Ic With Synchronous Ethernet Support
Manufacturer
Maxim Integrated Products, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS3102
Manufacturer:
DS
Quantity:
2 870
Part Number:
DS3102
Manufacturer:
DS
Quantity:
3 283
Company:
Part Number:
ds3102GN
Quantity:
453
Part Number:
ds3102GN+
Manufacturer:
Microsemi Consumer Medical Product Group
Quantity:
10 000
Part Number:
ds3102GN+
Manufacturer:
MAXIM
Quantity:
8 000
Part Number:
ds3102GN+
Manufacturer:
DALLAS
Quantity:
20 000
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Note: The OFFSET1 and OFFSET2 registers must be read consecutively and written consecutively. See Section 8.3.
Bits 7 to 0: Phase Offset (OFFSET[7:0]). The full 16-bit OFFSET[15:0] field spans this register and the
register. OFFSET is a two’s-complement signed integer that specifies the desired phase offset between the output
clocks and the selected input reference. The phase offset in picoseconds is equal to OFFSET[15:0] ×
actual_internal_clock_period / 2
equation simplifies to OFFSET[15:0] × 6.279ps. If, however, the DPLL is locked to a reference whose frequency is
+1ppm from ideal, for example, then the actual internal clock period is 1ppm shorter and the phase offset is 1ppm
smaller. When the OFFSET field is written, the phase of the output clocks is automatically ramped to the new offset
value to avoid loss of synchronization. To adjust the phase offset without changing the phase of the output clocks,
use the recalibration process enabled by FSCR3:RECAL. The OFFSET field is ignored when phase build-out is
enabled (PBOEN = 1 in the
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bits 7 to 0: Phase Offset (OFFSET[15:8]). See the
Rev: 012108
____________________________________________________________________________________________ DS3102
7
0
7
0
MCR10
6
0
11
6
0
OFFSET1
Phase Offset Register 1
70h
OFFSET2
Phase Offset Register 2
71h
. If the internal clock is at its nominal frequency of 77.76MHz, the phase offset
register) and when the DPLL is not locked. See Section 7.7.8.
5
0
5
0
OFFSET1
OFFSET[15:8]
4
0
4
0
OFFSET[7:0]
register description.
3
0
0
3
2
0
2
0
1
0
1
0
114 of 141
OFFSET2
0
0
0
0

Related parts for ds3102