uda1325 NXP Semiconductors, uda1325 Datasheet - Page 35

no-image

uda1325

Manufacturer Part Number
uda1325
Description
Universal Serial Bus Usb Codec
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
uda1325H
Manufacturer:
Philips
Quantity:
9 426
Part Number:
uda1325H
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
uda1325H/104
Manufacturer:
PHI
Quantity:
900
Part Number:
uda1325H/106
Manufacturer:
TI
Quantity:
86
Part Number:
uda1325H/106
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
uda1325H/107
Manufacturer:
PHI
Quantity:
602
Part Number:
uda1325H/108
Manufacturer:
PHI
Quantity:
346
Part Number:
uda1325PS/106
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Philips Semiconductors
V
Command: FAh.
Data: none.
When the microcontroller has written data into an IN buffer,
it should set the buffer full flag by the validate buffer
command. This indicates that the data in the buffer are
valid and can be sent to the host when the next IN token is
received.
General commands
R
Command: F5h.
Data: read 1 or 2 bytes.
This command is followed by one or two data reads and
returns the frame number of the last successfully received
SOF. The frame number is eleven bits wide. The frame
number is returned least significant byte first. In case the
user is only interested in the lower 8 bits of the frame
number only the first byte needs to be read.
I
The I
interface with integrated shift register, shift timing
generation and slave address recognition. It is compliant
to the I
mode (100 kHz SCL) and fast mode (400 kHz) are
supported. Low speed mode and extended 10 bit
addressing are unsupported.
Characteristics of the I
The I
different ICs or modules. The two lines are a serial data
line (SDA) and a Serial Clock Line (SCL). Both lines must
be connected to V
The timing definition of the I
Programmer’s view
For a detailed description of the I
Philips Integrated Circuits Data Handbook IC20, 8XC552.
The programmer’s view of the I
one exception- identical to that of the 8XC552
microcontroller. Only the bit rate frequency selection in
S1CON and the handling of the Timer 1 overflow
information deviates to accommodate 400 kHz operation.
1999 May 10
2
ALIDATE BUFFER
C MASTER/SLAVE INTERFACE
EAD CURRENT FRAME NUMBER
Universal Serial Bus (USB) CODEC
2
2
C module implements a master/slave I
C-bus is for 2-way, 2-line communication between
2
C-bus specification IC20/Jan92. I
DDE
via a pull-up resistor.
2
C-bus
2
C-bus is given in Fig.7.
2
C library function is -with
2
C-bus protocol refer to
2
C standard
2
C-bus
35
S1CON register
The CPU can read from and write to this 8-bit SFR.
Two bits are effected by the SIO1 hardware: the SI bit is
set when a serial interrupt is requested, and the STO bit is
cleared when a STOP condition is present on the I
The STO bit is also cleared when ENS1 = ‘0’. Reset
initializes S1CON to 00h.
CR2, 1
These three bits determine the serial clock frequency
when SIO1 is in a master mode.
The various serial rates are shown in Table 28.
Table 28 Serial clock rates (SCL line)
When the CR bits are ‘111’, the maximum bit rate for the
data transfer will be derived from the Timer 1 overflow rate
divided by 2 (i.e. every time the Timer 1 overflows, the
SCL signal will toggle).
CR2
0
0
0
0
1
1
1
1
AND
0
7
0
6
0 -
CR1
0
5
THE CLOCK RATE BITS
0
0
1
1
0
0
1
1
0
4
0
3
CR0
0
2
0
1
0
1
0
1
1
0
0
1
0
0
Preliminary specification
I
2
C BIT FREQUENCY
Power On Value
CR0
CR1
AA
SI
STO
STA
ENS1
CR2
3.9 ... 501
UDA1325
(kHz)
1200
600
400
300
150
100
75
2
C-bus.

Related parts for uda1325