adsp-21371 Analog Devices, Inc., adsp-21371 Datasheet - Page 19

no-image

adsp-21371

Manufacturer Part Number
adsp-21371
Description
Sharc Processor
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
adsp-21371BSWZ-2B
Manufacturer:
ADI
Quantity:
710
Part Number:
adsp-21371BSWZ-2B
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adsp-21371BSWZ-2B
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
adsp-21371KSWZ-2B
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adsp-21371KSWZ-2B
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
adsp-21371KSZ-2B
Manufacturer:
NEC
Quantity:
3 000
Power-Up Sequencing
The timing requirements for processor startup are given in
Table
Table 13. Power Up Sequencing Timing Requirements (Processor Startup)
1
2
3
4
5
Parameter
Timing Requirements
t
t
t
t
t
Switching Characteristic
t
Valid V
Assumes a stable CLKIN signal, after meeting worst-case startup timing of crystal oscillators. Refer to your crystal oscillator manufacturer's datasheet for startup time.
Based on CLKIN cycles.
Applies after the power-up sequence is complete. Subsequent resets require a minimum of four CLKIN cycles for RESET to be held low in order to properly initialize and
The 4096 cycle count depends on t
RSTVDD
IVDDEVDD
CLKVDD
CLKRST
PLLRST
CORERST
depending on the design of the power supply subsystem.
Assume a 25 ms maximum oscillator startup time if using the XTAL pin and internal oscillator circuit in conjunction with an external crystal.
propagate default states at all I/O pins.
4097 cycles maximum.
13.
DDINT
1
/V
DDEXT
assumes that the supplies are fully ramped to their 1.2 and 3.3 volt rails. Voltage ramp rates can vary from microseconds to hundreds of milliseconds
CLK_CFG1-0
RESET Low Before V
V
CLKIN Valid After V
CLKIN Valid Before RESET Deasserted
PLL Control Setup Before RESET Deasserted
Core Reset Deasserted After RESET Deasserted
V DDEXT
RSTOUT
V DDINT
DDINT
RESET
CLKIN
SRST
on Before V
specification in
t
RSTVDD
DDEXT
DDINT
DDINT
Table
/V
/V
DDEXT
15. If setup time is not met, one additional CLKIN cycle may be added to the core reset time, resulting in
DDEXT
Rev. 0 | Page 19 of 48 | June 2007
Figure 4. Power-Up Sequencing
Valid
On
t
IVDDEVDD
t
t
CLKVDD
PLLRST
t
CLKRST
Min
0
–50
0
10
20
4096
t
2
3
CORERST
t
CK
+ 2
t
CCLK
4, 5
Max
200
200
ADSP-21371
Unit
ns
ms
ms
µs
µs

Related parts for adsp-21371