at40kal ATMEL Corporation, at40kal Datasheet - Page 27

no-image

at40kal

Manufacturer Part Number
at40kal
Description
At40kal Military Reprogrammable Fpgas With Freeram
Manufacturer
ATMEL Corporation
Datasheet
AC Timing
Characteristics
Clocks and Reset Input buffers are measured from a V
Maximum times for clock input buffers and internal drivers are measured for rising edge delays only.
Notes:
4263B–AERO–06/03
Cell Function
Global Clocks and Set/Reset
GCK Input buffer
FCK Input buffer
Clock column driver
Clock sector driver
GSRN Input buffer
Global clock to output
Fast clock to output
1. CMOS buffer delays are measured from a V
2. Buffer delay is to a pad voltage of 1.5V with one output switching.
3. Parameter based on characterization and simulation; not tested in production.
4. Exact power calculation is available in Atmel FPGA Designer software.
Parameter
t
t
t
t
t
t
t
PD
PD
PD
PD
PD
PD
PD
(max)
(max)
(max)
(max)
(max)
(max)
(max)
Path
pad -> clock
pad -> clock
clock -> colclk
colclk -> secclk
colclk -> secclk
clock pad -> out
clock pad -> out
IH
of 1/2 V
IH
of 1.5V at the input pad to the internal V
CC
at the pad to the internal V
Device
AT40KAL
AT40KAL
AT40KALAT
40KAL
AT40KAL
AT40KAL
AT40KAL
AT40KAL
13.4
12.4
2.5
1.9
1.1
0.7
7.2
IH
Units
at A. The input buffer load is constant.
ns
ns
ns
ns
ns
ns
ns
Notes
rising edge clock
rising edge clock
rising edge clock
rising edge clock
rising edge clock
fully loaded clock tree
rising edge DFF
20 mA output buffer
50 pf pin load
rising edge clock
fully loaded clock tree
rising edge DFF
20 mA output buffer
50 pf pin load
IH
of 50% of V
AT40KAL
CC
.
27

Related parts for at40kal