cy8c5588pvi-115es0 Cypress Semiconductor Corporation., cy8c5588pvi-115es0 Datasheet - Page 22

no-image

cy8c5588pvi-115es0

Manufacturer Part Number
cy8c5588pvi-115es0
Description
Cy8c55 Family Data Sheet Programmable System-on-chip Psoc?
Manufacturer
Cypress Semiconductor Corporation.
Datasheet
Table 6-1. Power Modes
Table 6-2. Power Modes Wakeup Time and Power Consumption
Figure 6-7. Power Mode Transitions
Document Number: 001-44094 Rev. *J
Active
Alternate
Active
Sleep
Hibernate
Note
Power Modes
Active
Alternate
Active
Sleep
Hibernate <100 µs
9. IMO 6 MHz, CPU 6 MHz, all peripherals disabled
Modes
Sleep
Manual
Buzz
<15 µs
Wakeup
-
-
Time
Alternate
Primary mode of operation, all
peripherals available (program-
mable)
Similar to Active mode, and is
typically configured to have
fewer peripherals active to
reduce power. One possible
configuration is to turn off the
CPU and flash, and run periph-
erals at full speed
All subsystems automatically
disabled 
All subsystems automatically
disabled 
Lowest power consuming mode
with all peripherals and internal
regulators disabled, except
hibernate regulator is enabled
Configuration and memory
contents retained
Active
Active
Sleep
2 mA
TBD
2 µA
300 nA
Current
(Typ)
Description
[9]
Yes
User
defined
No
No
Execution
Code
Hibernate
PRELIMINARY
All
All
I
None
Resources
2
Wakeup, reset,
manual register
entry
Manual register
entry
Manual register
entry
Manual register
entry
Entry Condition Wakeup Source
C
Digital
All
All
Comparator ILO/kHzECO
None
Resources
Analog
Any interrupt
Any interrupt
Comparator,
PICU, I
CTW, LVD
PICU
6.0.0.1 Active Mode
Active mode is the primary operating mode of the device. When
in active mode, the active configuration template bits control
which available resources are enabled or disabled. When a
resource is disabled, the digital clocks are gated, analog bias
currents are disabled, and leakage currents are reduced as
appropriate. User firmware can dynamically control subsystem
power by setting and clearing bits in the active configuration
template. The CPU can disable itself, in which case the CPU is
automatically reenabled at the next wakeup event.
When a wakeup event occurs, the global mode is always
returned to active, and the CPU is automatically enabled,
regardless of its template settings. Active mode is the default
global power mode upon boot.
PSoC
2
C, RTC,
All
All
None
Clock Sources
Available
®
5: CY8C55 Family Datasheet
Any (program-
mable)
Any (program-
mable)
ILO/kHzECO
Active Clocks
-
-
Comparator,
PICU, I
CTW, LVD
PICU
Wakeup Sources Reset Sources
2
C, RTC,
All regulators available.
Digital and analog
regulators can be disabled
if external regulation used.
All regulators available.
Digital and analog
regulators can be disabled
if external regulation used.
Both digital and analog
regulators buzzed. 
Digital and analog
regulators can be disabled
if external regulation used.
Only hibernate regulator
active.
Regulator
All
All
XRES, LVD,
WDR,
XRES
Page 22 of 102
[+] Feedback
[+] Feedback
[+] Feedback
[+] Feedback

Related parts for cy8c5588pvi-115es0