mpc8309 Freescale Semiconductor, Inc, mpc8309 Datasheet - Page 18

no-image

mpc8309

Manufacturer Part Number
mpc8309
Description
Powerquicc Ii Pro Integrated Communications Processor Family Hardware Specifications
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mpc8309CVMADDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8309CVMAFDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8309CVMAGDCA
Manufacturer:
FREESCAL
Quantity:
300
Part Number:
mpc8309CVMAGDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8309CVMAGDCA
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mpc8309CVMAHFCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8309CVMAHFCA
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mpc8309CVMGDCA
Manufacturer:
FREESCAL
Quantity:
300
Part Number:
mpc8309VMADDCA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8309VMAGDCA
Manufacturer:
FREESCAL
Quantity:
624
Part Number:
mpc8309VMAGDCA
Manufacturer:
FREESCALE
Quantity:
20 000
DDR2 SDRAM
18
At recommended operating conditions with GV
MDQ/MDM output setup with respect to MDQS
MDQ/MDM output hold with respect to MDQS
MDQS preamble start
MDQS epilogue end
Notes:
1. The symbols used for timing specifications follow the pattern of t
2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MDM/MDQS. For the ADDR/CMD
4. Note that t
5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), or data
6. t
inputs and t
(DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example,
t
(A) are setup (S) or output valid time. Also, t
(K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
setup and hold specifications, it is assumed that the Clock Control register is set to adjust the memory clocks by 1/2 applied
cycle.
from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). t
of the DQSS override bits in the TIMING_CFG_2 register. This is typically set to the same delay as the clock adjust in the
CLK_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same
adjustment value. See the
description and understanding of the timing modifications enabled by use of these bits.
mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
DDKHAS
DDKHMP
MPC8309 PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 0
symbolizes DDR timing (DD) for the time t
follows the symbol conventions described in note 1.
DDKHMH
(first two letters of functional block)(reference)(state)(signal)(state)
Parameter
follows the symbol conventions described in note 1. For example, t
Table 16. DDR2 SDRAM Output AC Timing Specifications (continued)
MPC8309
333 MHz
266 MHz
333 MHz
266 MHz
DD
PowerQUICC II Pro Integrated Communications Processor Reference Manual for a
of 1.8V ± 100mV.
DDKLDX
MCK
Symbol
t
t
t
t
t
t
DDKHDS,
DDKHDX,
DDKHMP
DDKHME
DDKLDS
DDKLDX
symbolizes DDR timing (DD) for the time t
memory clock reference (K) goes from the high (H) state until outputs
1
(first two letters of functional block)(signal)(state)(reference)(state)
for outputs. Output hold time can be read as DDR timing
0.75 x t
0.4 x t
1100
Min
900
0.8
0.9
MCK
MCK
DDKHMH
DDKHMH
0.6 x t
Max
can be modified through control
describes the DDR timing (DD)
MCK
MCK
Freescale Semiconductor
memory clock reference
Unit
ns
ps
ns
ns
Notes
5
5
6
6
for

Related parts for mpc8309