pxf4336 Infineon Technologies Corporation, pxf4336 Datasheet - Page 262

no-image

pxf4336

Manufacturer Part Number
pxf4336
Description
Abm Premium Atm Buf Fer Manager
Manufacturer
Infineon Technologies Corporation
Datasheet
VS/VDen
Data Sheet
’1’
Note: To activate or deactivate a dummy queue, command bit
VS/VD Enable
This bit enables ABR VS/VD operation for the queue (in conjunction
with appropriate settings of the ERC unit):
’0’
’1’
’DQac’ must be set in conjunction with setting or resetting bit
’RSall’.
The queue is always scheduled/re-scheduled with its
specific rate independent of the queue filling level.
Scheduling an empty queue results in an ’empty cell
cycle’ (no cell is emitted during this cycle).
A so called ’dummy queue’ is used either for generating
empty cell cycles or by the ERC unit for generating out-
of-rate RM cells.
Note: ’RSall’ can be set with connection setup (together
Note: ’RSall’ can be reset anytime while the queue is
The queue is not configured for ABR VS/VD operation.
The queue is configured for ABR VS/VD operation in
conjunction with proper settings of the ERC unit.
This bit enables control information exchange between
the Buffer Manager and the ERC unit as well as enables
ABR OAM cell handling.
with QIDvalid=’1’) or anytime while the queue is
enabled.
After
automatically
acknowledge the first dummy schedule event.
The ’RSall’ information is internally conveyed to
the scheduler. This process is acknowledged by
an interrupt (Bit ’UDQRD/DDQRD’ in Register
117: ISRC). It is recommended not to select any
other table or table entry while waiting for this
acknowledge.
enabled. In response to resetting ’RSall’ the
ABM-P will generate an interrupt (Bit ’UDQRD/
DDQRD’ in Register 117: ISRC) and reset bit
’MGconf/DQsch’ in this table.
262
setting
set
bit
’RSall’,
bit
’MGconf/DQsch’
Register Description
the
PXF 4336 V1.1
ABM-P
2001-12-17
ABM-P
will
to

Related parts for pxf4336