am42bds640ag Meet Spansion Inc., am42bds640ag Datasheet - Page 26

no-image

am42bds640ag

Manufacturer Part Number
am42bds640ag
Description
64 Megabit 4 M ? 16-bit Cmos 1.8 Volt-only, Simultaneous Operation, Burst Mode Flash Memory And 16 Mbit 1 M ? 16-bit Static Ram Preliminary
Manufacturer
Meet Spansion Inc.
Datasheet
Note: Upon power-up or hardware reset the default setting
is continuous.
Burst Active Clock Edge Configuration
By default, the device will deliver data on the rising
edge of the clock after the initial synchronous access
time. Subsequent outputs will also be on the following
Note:Device will be in the default state upon power-up or hardware reset.
Sector Lock/Unlock Command Sequence
The sector lock/unlock command sequence allows the
system to determine which sectors are protected from
accidental writes. When the device is first powered up,
all sectors are locked. To unlock a sector, the system
must write the sector lock/unlock command sequence.
Two cycles are first written: addresses are don’t care
and data is 60h. During the third cycle, the sector
address (SLA) and unlock command (60h) is written,
while specifying with address A6 whether that sector
should be locked (A6 = V
After the third cycle, the system can continue to lock or
November 1, 2002
Burst Modes
Continuous
8-word linear wrap around
16-word linear wrap around
32-word linear wrap around
Address BIt
A19
A18
A17
A16
A15
A14
A13
A12
Table 11. Burst Read Mode Settings
Set Device Read Mode
Burst Read Mode
Programmable
Wait State
Function
Clock
RDY
IL
) or unlocked (A6 = V
Table 12. Burst Mode Configuration Register
A16
0
0
1
1
Address Bits
Settings (Binary)
0 = Synchronous Read (Burst Mode) Enabled
1 = Asynchronous Mode (default)
0 = RDY active one clock cycle before data
1 = RDY active with data (default)
0 = Burst starts and data is output on the falling edge of CLK
1 = Burst starts and data is output on the rising edge of CLK (default)
00 = Continuous (default)
01 = 8-word linear with wrap around
10 = 16-word linear with wrap around
11 = 32-word linear with wrap around
000 = Data is valid on the 2nd active CLK edge after AVD# transition to V
001 = Data is valid on the 3rd active CLK edge after AVD# transition to V
010 = Data is valid on the 4th active CLK edge after AVD# transition to V
011 = Data is valid on the 5th active CLK edge after AVD# transition to V
100 = Data is valid on the 6th active CLK edge after AVD# transition to V
101 = Data is valid on the 7th active CLK edge after AVD# transition to V
P R E L I M I N A R Y
A15
0
1
0
1
Am42BDS640AG
IH
).
rising edges, barring any delays. The device can be set
so that the falling clock edge is active for all synchro-
nous accesses. Address bit A17 determines this set-
ting; “1” for rising active, “0” for falling active.
RDY Configuration
By default, the device is set so that the RDY pin will
output V
The device can be set so that RDY goes active one
data cycle before active data. Address bit A18 deter-
mines this setting; “1” for RDY active with data, “0” for
RDY active one clock cycle before valid data.
Configuration Register
Table 12
configuration register settings for various device func-
tions.
unlock additional cycles, or exit the sequence by
writing F0h (reset command).
Note that the last two outermost boot sectors can be
locked by taking the WP# signal to V
Reset Command
Writing the reset command resets the banks to the read
or erase-suspend-read mode. Address bits are don’t
cares for this command.
The reset command may be written between the
sequence cycles in an erase command sequence
before erasing begins. This resets the bank to which
OH
shows the address bits that determine the
whenever there is valid data on the outputs.
IL
.
IH
IH
IH
IH
IH
IH
(default)
25

Related parts for am42bds640ag