LPC1111 NXP [NXP Semiconductors], LPC1111 Datasheet - Page 21

no-image

LPC1111

Manufacturer Part Number
LPC1111
Description
32-bit ARM Cortex-M0 microcontroller; up to 32 kB flash and 8 kB SRAM
Manufacturer
NXP [NXP Semiconductors]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LPC1111FDH20/002
Quantity:
20
Part Number:
LPC1111FHN
Manufacturer:
NXP
Quantity:
2 000
Part Number:
LPC1111FHN33
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC1111FHN33
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC1111FHN33/101
Quantity:
9 999
Part Number:
LPC1111FHN33/102
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC1111FHN33/102
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC1111FHN33/102
0
Part Number:
LPC1111FHN33/103
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC1111FHN33/201
Manufacturer:
NXP
Quantity:
2 000
Company:
Part Number:
LPC1111FHN33/201
Quantity:
1 040
Company:
Part Number:
LPC1111FHN33/201
Quantity:
10
NXP Semiconductors
LPC1111_12_13_14_1
Product data sheet
7.8.1 Features
7.9.1 Features
7.10 I
7.9 SPI serial I/O controller
Support for RS-485/9-bit mode allows both software address detection and automatic
address detection using 9-bit mode.
The UART includes a fractional baud rate generator. Standard baud rates such as
115200 Bd can be achieved with any crystal frequency above 2 MHz.
The LPC1111/12/13/14 contain two SPI controllers on the LQFP48/PLCC44 packages
and one SPI controller on the HVQFN33 packages (SPI0). Both SPI controllers support
SSP features.
The SPI controller is capable of operation on a SSP, 4-wire SSI, or Microwire bus. It can
interact with multiple masters and slaves on the bus. Only a single master and a single
slave can communicate on the bus during a given data transfer. The SPI supports full
duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the
slave and from the slave to the master. In practice, often only one of these data flows
carries meaningful data.
The LPC1111/12/13/14 contain one I
The I
(SCL) and a Serial DAta line (SDA). Each device is recognized by a unique address and
can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the
capability to both receive and send information (such as memory). Transmitters and/or
2
C-bus serial I/O controller
Maximum UART data bit rate of 3.125 MBit/s.
16 Byte Receive and Transmit FIFOs.
Register locations conform to 16C550 industry standard.
Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
Built-in fractional baud rate generator covering wide range of baud rates without a
need for external crystals of particular values.
FIFO control mechanism that enables software flow control implementation.
Support for RS-485/9-bit mode.
Support for modem control.
Maximum SPI speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode)
Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National
Semiconductor Microwire buses
Synchronous serial communication
Master or slave operation
8-frame FIFOs for both transmit and receive
4-bit to 16-bit frame
2
C-bus is bidirectional for inter-IC control using only two wires: a Serial Clock Line
All information provided in this document is subject to legal disclaimers.
Rev. 01 — 16 April 2010
2
C-bus controller.
32-bit ARM Cortex-M0 microcontroller
LPC1111/12/13/14
© NXP B.V. 2010. All rights reserved.
21 of 59

Related parts for LPC1111