LPC1111 NXP [NXP Semiconductors], LPC1111 Datasheet - Page 22

no-image

LPC1111

Manufacturer Part Number
LPC1111
Description
32-bit ARM Cortex-M0 microcontroller; up to 32 kB flash and 8 kB SRAM
Manufacturer
NXP [NXP Semiconductors]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LPC1111FDH20/002
Quantity:
20
Part Number:
LPC1111FHN
Manufacturer:
NXP
Quantity:
2 000
Part Number:
LPC1111FHN33
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC1111FHN33
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC1111FHN33/101
Quantity:
9 999
Part Number:
LPC1111FHN33/102
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC1111FHN33/102
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC1111FHN33/102
0
Part Number:
LPC1111FHN33/103
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC1111FHN33/201
Manufacturer:
NXP
Quantity:
2 000
Company:
Part Number:
LPC1111FHN33/201
Quantity:
1 040
Company:
Part Number:
LPC1111FHN33/201
Quantity:
10
NXP Semiconductors
LPC1111_12_13_14_1
Product data sheet
7.10.1 Features
7.12.1 Features
7.11.1 Features
7.12 General purpose external event counter/timers
7.11 10-bit ADC
receivers can operate in either master or slave mode, depending on whether the chip has
to initiate a data transfer or is only addressed. The I
controlled by more than one bus master connected to it.
The LPC1111/12/13/14 contains one ADC. It is a single 10-bit successive approximation
ADC with eight channels.
The LPC1111/12/13/14 includes two 32-bit counter/timers and two 16-bit counter/timers.
The counter/timer is designed to count cycles of the system derived clock. It can optionally
generate interrupts or perform other actions at specified timer values, based on four
match registers. Each counter/timer also includes one capture input to trap the timer value
when an input signal transitions, optionally generating an interrupt.
The I
I
Easy to configure as master, slave, or master/slave.
Programmable clocks allow versatile rate control.
Bidirectional data transfer between masters and slaves.
Multi-master bus (no central master).
Arbitration between simultaneously transmitting masters without corruption of serial
data on the bus.
Serial clock synchronization allows devices with different bit rates to communicate via
one serial bus.
Serial clock synchronization can be used as a handshake mechanism to suspend and
resume serial transfer.
The I
The I
10-bit successive approximation ADC.
Input multiplexing among 8 pins.
Power-down mode.
Measurement range 0 V to V
10-bit conversion time ≥ 2.44 μs.
Burst conversion mode for single or multiple inputs.
Optional conversion on transition of input pin or timer match signal.
Individual result registers for each ADC channel to reduce interrupt overhead.
A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler.
2
C-bus interface also supports Fast-mode Plus with bit rates up to 1 Mbit/s.
2
2
2
C-interface is a standard I
C-bus can be used for test and diagnostic purposes.
C-bus controller supports multiple address recognition and a bus monitor mode.
All information provided in this document is subject to legal disclaimers.
Rev. 01 — 16 April 2010
DD
.
2
C-bus compliant interface with open-drain pins. The
32-bit ARM Cortex-M0 microcontroller
2
LPC1111/12/13/14
C is a multi-master bus and can be
© NXP B.V. 2010. All rights reserved.
22 of 59

Related parts for LPC1111