24C65 MicrochipTechnology, 24C65 Datasheet - Page 4

no-image

24C65

Manufacturer Part Number
24C65
Description
64K5.0VI2CSmartSerialEEPROM
Manufacturer
MicrochipTechnology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24C65
Manufacturer:
KODAK
Quantity:
204
Part Number:
24C65-I/P
Manufacturer:
MCP
Quantity:
200
Part Number:
24C65-I/P
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
24C65-I/SM
Manufacturer:
MICROCHIP
Quantity:
30 000
Part Number:
24C65-I/SM
Manufacturer:
MCP
Quantity:
1 080
Part Number:
24C65/SM
Manufacturer:
N/A
Quantity:
20 000
Part Number:
24C65LM8
Manufacturer:
FAIRCHILD/仙童
Quantity:
20 000
Part Number:
24C65T-I/SM
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24C65T/SM
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
24C65
2.0
The 24C65 supports a bidirectional two-wire bus and
data transmission protocol. A device that sends data
onto the bus is defined as transmitter, and a device
receiving data as receiver. The bus must be controlled
by a master device which generates the serial clock
(SCL), controls the bus access, and generates the
START and STOP conditions, while the 24C65 works
as slave. Both master and slave can operate as trans-
mitter or receiver but the master device determines
which mode is activated.
3.0
The following bus protocol has been defined:
• Data transfer may be initiated only when the bus is
• During data transfer, the data line must remain
Accordingly, the following bus conditions have been
defined (Figure 3-1).
3.1
Both data and clock lines remain HIGH.
3.2
A HIGH to LOW transition of the SDA line while the
clock (SCL) is HIGH determines a START condition. All
commands must be preceded by a START condition.
3.3
A LOW to HIGH transition of the SDA line while the
clock (SCL) is HIGH determines a STOP condition. All
operations must be ended with a STOP condition.
FIGURE 3-1:
DS21058G-page 4
SCL
SDA
not busy.
stable whenever the clock line is HIGH. Changes
in the data line while the clock line is HIGH will be
interpreted as a START or STOP condition.
(A)
FUNCTIONAL DESCRIPTION
BUS CHARACTERISTICS
Bus not Busy (A)
Start Data Transfer (B)
Stop Data Transfer (C)
CONDITION
START
(B)
DATA TRANSFER SEQUENCE ON THE SERIAL BUS
ACKNOWLEDGE
ADDRESS OR
VALID
(D)
TO CHANGE
ALLOWED
DATA
3.4
The state of the data line represents valid data when,
after a START condition, the data line is stable for the
duration of the HIGH period of the clock signal.
The data on the line must be changed during the LOW
period of the clock signal. There is one clock pulse per
bit of data.
Each data transfer is initiated with a START condition
and terminated with a STOP condition. The number of
the data bytes transferred between the START and
STOP conditions is determined by the master device.
3.5
Each receiving device, when addressed, is obliged to
generate an acknowledge after the reception of each
byte. The master device must generate an extra clock
pulse which is associated with this acknowledge bit.
A device that acknowledges must pull down the SDA
line during the acknowledge clock pulse in such a way
that the SDA line is stable LOW during the HIGH period
of the acknowledge related clock pulse.
setup and hold times must be taken into account. Dur-
ing reads, a master must signal an end of data to the
slave by NOT generating an acknowledge bit on the last
byte that has been clocked out of the slave. In this case,
the slave (24C65) must leave the data line HIGH to
enable the master to generate the STOP condition.
Note:
Data Valid (D)
Acknowledge
The 24C65 does not generate any
acknowledge bits if an internal program-
ming cycle is in progress.
(D)
1996 Microchip Technology Inc.
CONDITION
Of course,
STOP
(C)
(A)

Related parts for 24C65