24C65 MicrochipTechnology, 24C65 Datasheet - Page 8

no-image

24C65

Manufacturer Part Number
24C65
Description
64K5.0VI2CSmartSerialEEPROM
Manufacturer
MicrochipTechnology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24C65
Manufacturer:
KODAK
Quantity:
204
Part Number:
24C65-I/P
Manufacturer:
MCP
Quantity:
200
Part Number:
24C65-I/P
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
24C65-I/SM
Manufacturer:
MICROCHIP
Quantity:
30 000
Part Number:
24C65-I/SM
Manufacturer:
MCP
Quantity:
1 080
Part Number:
24C65/SM
Manufacturer:
N/A
Quantity:
20 000
Part Number:
24C65LM8
Manufacturer:
FAIRCHILD/仙童
Quantity:
20 000
Part Number:
24C65T-I/SM
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24C65T/SM
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
24C65
define the number of blocks to be write protected. For
example, if three blocks are to be protected, the third
byte would be 10XX0011. After the third byte is sent to
the device, it will acknowledge and a STOP bit is then
sent by the master to complete the command.
During a normal write sequence, if an attempt is made
to write to a protected address, no data will be written
and the device will not report an error or abort the com-
mand.
secure boundary, unprotected addresses will be written
and protected addresses will not.
5.8
The status of the secure portion of memory can be read
by using the same technique as programming this
option except the READ bit (bit 6) of the configuration
byte is set to a one. After the configuration byte is sent,
the device will acknowledge and then send two bytes of
data to the master just as in a normal read sequence.
The master must acknowledge the first byte and not
acknowledge the second, and then send a stop bit to
end the sequence. The upper four bits of both of these
bytes will always be read as '1's. The lower four bits of
the first byte contains the starting secure block. The
lower four bits of the second byte contains the number
of secure blocks. The default starting secure block is fif-
teen and the default number of secure blocks is zero
(Figure 8-1).
DS21058G-page 8
If a write command is attempted across a
Security Configuration Read
6.0
Since the device will not acknowledge during a write
cycle, this can be used to determine when the cycle is
complete (this feature can be used to maximize bus
throughput). Once the stop condition for a write com-
mand has been issued from the master, the device ini-
tiates the internally timed write cycle. ACK polling can
be initiated immediately. This involves the master send-
ing a start condition followed by the control byte for a
write command (R/W = 0). If the device is still busy with
the write cycle, then no ACK will be returned. If the
cycle is complete, then the device will return the ACK
and the master can then proceed with the next read or
write command. See Figure 6-1 for flow diagram.
FIGURE 6-1:
ACKNOWLEDGE POLLING
Initiate Write Cycle
Send Control Byte
Write Command
with R/W = 0
Acknowledge
Condition to
Send Stop
(ACK = 0)?
Did Device
Send Start
ACKNOWLEDGE POLLING
FLOW
Operation
Send
Next
YES
1996 Microchip Technology Inc.
NO

Related parts for 24C65