LH28F800 Sharp Electrionic Components, LH28F800 Datasheet - Page 8

no-image

LH28F800

Manufacturer Part Number
LH28F800
Description
8 M-bit (512 kB x 16) SmartVoltage Flash Memories
Manufacturer
Sharp Electrionic Components
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LH28F800BGE-TL75
Manufacturer:
TI
Quantity:
1 200
Part Number:
LH28F800BGE-TL75
Manufacturer:
SHARR
Quantity:
20 000
Part Number:
LH28F800BGHB-TTL90
Manufacturer:
INTEL
Quantity:
3
Part Number:
LH28F800BGHB-TTL90
Manufacturer:
SHARP
Quantity:
20 000
Part Number:
LH28F800BGHE-TL85
Manufacturer:
SHARP
Quantity:
400
Part Number:
LH28F800BGHE-TL85
Manufacturer:
SHARR
Quantity:
1 000
Part Number:
LH28F800BGHE-TL85
Manufacturer:
SHARP
Quantity:
20 000
Part Number:
LH28F800BGHE-TTL10
Manufacturer:
HYINX
Quantity:
5 374
Part Number:
LH28F800BGHE-TTL10
Manufacturer:
SHARP
Quantity:
1 000
Part Number:
LH28F800BGHE-TTL10
Manufacturer:
SHARP
Quantity:
23 040
Part Number:
LH28F800BGHE-TTL10
Manufacturer:
SHARP
Quantity:
20 000
Part Number:
LH28F800BJE-PBTL90
Manufacturer:
SHARP
Quantity:
196
Part Number:
LH28F800BJE-PBTL90
Manufacturer:
SHARP
Quantity:
1 000
Part Number:
LH28F800BJE-PBTL90
Manufacturer:
SHARP
Quantity:
20 000
Part Number:
LH28F800BJE-PTTL90
Manufacturer:
SHARP/PBF
Quantity:
164
RP# and WP#. CE# and OE# must be driven
active to obtain data at the outputs. CE# is the
device selection control, and when active enables
the selected memory device. OE# is the data
output (DQ
the selected memory data onto the I/O bus. WE#
must be at V
Fig. 13 illustrates read cycle.
3.2 Output Disable
With OE# at a logic-high level (V
outputs are disabled. Output pins DQ
placed in a high-impedance state.
3.3 Standby
CE# at a logic-high level (V
standby mode which substantially reduces device
power consumption. DQ
in a high-impedance state independent of OE#. If
deselected during block erase, word write, or lock-
bit configuration, the device continues functioning,
and consuming active power until the operation
completes.
3.4 Deep Power-Down
RP# at V
In read modes, RP#-low deselects the memory,
places output drivers in a high-impedance state and
turns off all internal circuits. RP# must be held low
for a minimum of 100 ns. Time t
after return from power-down until initial memory
access outputs are valid. After this wake-up
interval, normal operation is restored. The CUI is
reset to read array mode and status register is set
to 80H.
IL
0
initiates the deep power-down mode.
-DQ
IH
15
and RP# must be at V
) control and when active drives
0
-DQ
IH
) places the device in
15
outputs are placed
PHQV
IH
), the device
0
is required
IH
-DQ
or V
15
are
HH
.
- 8 -
During block erase, word write, or lock-bit
configuration modes, RP#-low will abort the
operation. RY/BY# remains low until the reset
operation is complete. Memory contents being
altered are no longer valid; the data may be
partially erased or written. Time t
after RP# goes to logic-high (V
command can be written.
As with any automated device, it is important to
assert RP# during system reset. When the system
comes out of reset, it expects to read from the flash
memory. Automated flash memories provide status
information when accessed during block erase,
word write, or lock-bit configuration modes. If a
CPU reset occurs with no flash memory reset,
proper CPU initialization may not occur because
the flash memory may be providing status
information instead of array data. SHARP’s flash
memories allow proper CPU initialization following a
system reset through the use of the RP# input. In
this application, RP# is controlled by the same
RESET# signal that resets the system CPU.
LH28F800SG-L/SGH-L (FOR TSOP, CSP)
IH
PHWL
) before another
is required

Related parts for LH28F800