XC68HC05P18A Motorola, XC68HC05P18A Datasheet - Page 71

no-image

XC68HC05P18A

Manufacturer Part Number
XC68HC05P18A
Description
HCMOS Microcontroller Unit
Manufacturer
Motorola
Datasheet
MC68HC05P18A
MOTOROLA
16-BIT FREE-RUNNING
Note: If the input edge occurs in the shaded area from one T10 timer state to the other T10 timer state, the input capture
INPUT CAPTURE
INPUT CAPTURE
INPUT CAPTURE
flag is set during the next T11 timer state.
PH2 CLOCK
REGISTER
COUNTER
TCAP PIN
LATCH
FLAG
$FFEB
(SEE NOTE)
Figure 8-9. State Timing Diagram for Input Capture
After a read of the MSB of the input capture register pair (ICRH), counter
transfers are inhibited until the LSB of the register pair (ICRL) is also
read. This characteristic forces the minimum pulse period attainable to
be determined by the time required to execute an input capture software
routine in an application.
Reading the LSB of the input capture register pair (ICRL) does not inhibit
transfer of the free-running counter. Again, minimum pulse periods are
ones which allow software to read the LSB of the register pair (ICRL) and
perform needed operations. There is no conflict between reading the
LSB (ICRL) and the free-running counter transfer since they occur on
opposite edges of the PH2 clock.
$FFEC
16-Bit Timer
$FFED
$FFED
$FFEE
Technical Data
Input Capture
16-Bit Timer
$FFEF
71

Related parts for XC68HC05P18A