MC9S12P32MFT Freescale Semiconductor, MC9S12P32MFT Datasheet - Page 441

no-image

MC9S12P32MFT

Manufacturer Part Number
MC9S12P32MFT
Description
16-bit Microcontrollers - MCU 16 BIT 32K FLASH
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC9S12P32MFT

Rohs
yes
Core
S12
Processor Series
MC9S12P
Data Bus Width
16 bit
Maximum Clock Frequency
32 MHz
Program Memory Size
32 KB
Data Ram Size
4 KB
On-chip Adc
Yes
Operating Supply Voltage
3.13 V to 5.5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
QFN-48
Mounting Style
SMD/SMT
The (unreserved) bits of the FPROT register are writable with the restriction that the size of the protected
region can only be increased
During the reset sequence, the FPROT register is loaded with the contents of the P-Flash protection byte
in the Flash configuration field at global address 0x3_FF0C located in P-Flash memory (see
as indicated by reset condition ‘F’ in
during the reset sequence, the upper sector of the P-Flash memory must be unprotected, then the P-Flash
protection byte must be reprogrammed. If a double bit fault is detected while reading the P-Flash phrase
containing the P-Flash protection byte during the reset sequence, the FPOPEN bit will be cleared and
remaining bits in the FPROT register will be set to leave the P-Flash memory fully protected.
Trying to alter data in any protected area in the P-Flash memory will result in a protection violation error
and the FPVIOL bit will be set in the FSTAT register. The block erase of a P-Flash block is not possible
if any of the P-Flash sectors contained in the same P-Flash block are protected.
Freescale Semiconductor
FPHS[1:0]
FPLS[1:0]
FPOPEN
FPHDIS
FPLDIS
RNV[6]
Offset Module Base + 0x0008
Reset
Field
4–3
1–0
7
6
5
2
W
R
FPOPEN
Flash Protection Operation Enable — The FPOPEN bit determines the protection function for program or
erase operations as shown in
0 When FPOPEN is clear, the FPHDIS and FPLDIS bits define unprotected address ranges as specified by the
1 When FPOPEN is set, the FPHDIS and FPLDIS bits enable protection for the address range specified by the
Reserved Nonvolatile Bit — The RNV bit should remain in the erased state for future enhancements.
Flash Protection Higher Address Range Disable — The FPHDIS bit determines whether there is a
protected/unprotected area in a specific region of the P-Flash memory ending with global address 0x3_FFFF.
0 Protection/Unprotection enabled
1 Protection/Unprotection disabled
Flash Protection Higher Address Size — The FPHS bits determine the size of the protected/unprotected area
in P-Flash memory as shown
Flash Protection Lower Address Range Disable — The FPLDIS bit determines whether there is a
protected/unprotected area in a specific region of the P-Flash memory beginning with global address 0x3_8000.
0 Protection/Unprotection enabled
1 Protection/Unprotection disabled
Flash Protection Lower Address Size — The FPLS bits determine the size of the protected/unprotected area
in P-Flash memory as shown in
F
7
corresponding FPHS and FPLS bits
corresponding FPHS and FPLS bits
= Unimplemented or Reserved
RNV6
F
6
Figure 13-13. Flash Protection Register (FPROT)
(see Section 13.3.2.9.1, “P-Flash Protection Restrictions,” and Table
Table 13-16. FPROT Field Descriptions
S12P-Family Reference Manual, Rev. 1.13
FPHDIS
Figure
inTable
Table 13-17
F
5
Table
13-18. The FPHS bits can only be written to while the FPHDIS bit is set.
13-19. The FPLS bits can only be written to while the FPLDIS bit is set.
13-13. To change the P-Flash protection that will be loaded
for the P-Flash block.
F
4
FPHS[1:0]
Description
F
3
128 KByte Flash Module (S12FTMRC128K1V1)
FPLDIS
F
2
F
1
FPLS[1:0]
Table
13-20).
F
0
13-3)
441

Related parts for MC9S12P32MFT