NAND16GW3F2AN6E NUMONYX, NAND16GW3F2AN6E Datasheet - Page 39

no-image

NAND16GW3F2AN6E

Manufacturer Part Number
NAND16GW3F2AN6E
Description
IC FLASH 16GBIT SLC 48TSOP
Manufacturer
NUMONYX
Datasheet

Specifications of NAND16GW3F2AN6E

Format - Memory
FLASH
Memory Type
FLASH - Nand
Memory Size
16G (2G x 8)
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Speed
-
NAND08GW3F2A, NAND16GW3F2A
6.4
6.5
Reset
The Reset command reset the command interface and status register. If the Reset
command is issued during any operation, the operation is aborted. If it is a program or erase
operation that is being aborted, the contents of the memory locations being modified are no
longer valid as the data is partially programmed or erased.
If the device has already been reset, then the new Reset command is not accepted.
The Ready/Busy signal goes Low for t
of t
issued. Refer to
Read status register
The device contains a status register that provides information on the current or previous
program or erase operation. The various bits in the status register convey information and
errors on the operation.
The status register is read by issuing the Read Status Register command. The status
register information is present on the output data bus (I/O0-I/O7) on the falling edge of Chip
Enable, or Read Enable, whichever occurs last. When several memories are connected in a
system, the use of Chip Enable and Read Enable signals allows the system to poll each
device separately, even when the Ready/Busy pins are common-wired. It is not necessary to
toggle the Chip Enable or Read Enable signals to update the contents of the status register.
After the Read Status Register command has been issued, the device remains in read
status register mode until another command is issued. Therefore, if a Read Status Register
command is issued during a random read cycle a new read command must be issued to
continue with a page read operation.
Refer to
with the following text descriptions.
Table 8.
I/O
0
1
2
3
4
5
6
7
BLBH4
Table 8
depends on the operation that the device was performing when the command was
Plane 0: pass/fail
Plane 1: pass/fail
Page program
Write protect
Ready/busy
Ready/busy
Status register bits
(SP/DP)
Pass/fail
NA
NA
Table 21: AC characteristics for operations
which summarizes status register bits and should be read in conjunction
Plane 0 Pass/fail
Plane 1 Pass/fail
Block erase
Write protect
Ready/busy
Ready/busy
(SD/DP)
Pass/fail
NA
NA
BLBH4
after the Reset command is issued. The value
Write protect Protected: ‘0’, Not protected: ‘1’
Ready/busy
Ready/busy
Page read
NA
NA
NA
NA
NA
for the values.
Pass: ‘0’, Fail: ‘1’
Plane 0: Pass: ‘0’, Fail: ‘1’
Plane 1: Pass: ‘0’, Fail: ‘1’
Busy: ‘0’; Ready:’1’
Busy: ‘0’, Ready: ‘1’
Definition
Device operations
39/65

Related parts for NAND16GW3F2AN6E