MT45W4MW16BCGB-701 IT Micron Technology Inc, MT45W4MW16BCGB-701 IT Datasheet - Page 11

no-image

MT45W4MW16BCGB-701 IT

Manufacturer Part Number
MT45W4MW16BCGB-701 IT
Description
IC PSRAM 64MB 54-VFBGA
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT45W4MW16BCGB-701 IT

Format - Memory
RAM
Memory Type
PSRAM (Page)
Memory Size
64M (4M x 16)
Speed
70ns
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.95 V
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Mounting
Surface Mount
Operating Temperature Classification
Industrial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q3816748
Functional Description
Power-Up Initialization
Figure 4:
Bus Operating Modes
Asynchronous Mode
PDF: 09005aef8247bd51/Source: 09005aef8247bd83
64mb_burst_cr1_5_p25z_133mhz__2.fm - Rev. F 9/07 EN
Power-Up Initialization Timing
In general, the MT45W4MW16BCGB device is a high-density alternative to SRAM and
PSRAM products, popular in low-power, portable applications.
The MT45W4MW16BCGB contains a 67,108,864-bit DRAM core, organized as 4,194,304
addresses by 16 bits. The device implements the same high-speed bus interface found
on burst mode Flash products.
The CellularRAM bus interface supports both asynchronous and burst mode transfers.
Page mode accesses are also included as a bandwidth-enhancing extension to the asyn-
chronous read protocol.
CellularRAM products include an on-chip voltage sensor used to launch the power-up
initialization process. Initialization will configure the BCR and the RCR with their default
settings (see Figure 18 on page 25 and Figure 24 on page 31). V
applied simultaneously. When they reach a stable level at or above 1.7V, the device will
require 150µs to complete its self-initialization process. During the initialization period,
CE# should remain HIGH. When initialization is complete, the device is ready for
normal operation.
VccQ
The MT45W4MW16BCGB CellularRAM product incorporates a burst mode interface
found on Flash products targeting low-power, wireless applications. This bus interface
supports asynchronous, page mode, and burst mode read and write transfers. The
specific interface supported is defined by the value loaded into the BCR. Page mode is
controlled by the refresh configuration register (RCR[7]).
CellularRAM products power up in the asynchronous operating mode. This mode uses
the industry-standard SRAM control bus (CE#, OE#, WE#, LB#/UB#). READ operations
(Figure 5 on page 12) are initiated by bringing CE#, OE#, and LB#/UB# LOW while
keeping WE# HIGH. Valid data will be driven out of the I/Os after the specified access
time has elapsed. WRITE operations (Figure 6 on page 12) occur when CE#, WE#, and
LB#/UB# are driven LOW. During asynchronous WRITE operations, the OE# level is a
“Don’t Care,” and WE# will override OE#. The data to be written is latched on the rising
edge of CE#, WE#, or LB#/UB# (whichever occurs first). Asynchronous operations (page
mode disabled) can use the ADV input to latch the address or can drive ADV LOW during
the entire READ/WRITE operation.
During asynchronous operation, the CLK input must be held static LOW. WAIT will be
driven while the device is enabled, and its state should be ignored. WE# LOW time must
be limited to
Vcc
Vcc = 1.7V
64Mb: 4 Meg x 16 Async/Page/Burst CellularRAM 1.5 Memory
t
CEM.
Device initialization
t PU > 150µs
11
Device ready for
normal operation
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Functional Description
CC
©2005 Micron Technology, Inc. All rights reserved.
and V
CC
Q must be

Related parts for MT45W4MW16BCGB-701 IT