MT29F2G08ABAEAWP-IT:E Micron Technology Inc, MT29F2G08ABAEAWP-IT:E Datasheet - Page 15

no-image

MT29F2G08ABAEAWP-IT:E

Manufacturer Part Number
MT29F2G08ABAEAWP-IT:E
Description
IC FLASH 2G 3.3V 2KBPG 48TSOP
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT29F2G08ABAEAWP-IT:E

Format - Memory
FLASH
Memory Type
FLASH - Nand
Memory Size
2G (256M x 8)
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
48-TSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Speed
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT29F2G08ABAEAWP-IT:E
Manufacturer:
TI
Quantity:
12 000
Part Number:
MT29F2G08ABAEAWP-IT:E
Manufacturer:
MICRON611
Quantity:
60
Part Number:
MT29F2G08ABAEAWP-IT:E
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
MT29F2G08ABAEAWP-IT:E
0
Part Number:
MT29F2G08ABAEAWP-IT:E TR
Manufacturer:
MICRON原装
Quantity:
20 000
Part Number:
MT29F2G08ABAEAWP-IT:ETR
Manufacturer:
MICRON
Quantity:
20 000
Architecture
Figure 8: NAND Flash Die (LUN) Functional Block Diagram
PDF: 09005aef83b83f42
m69a_2gb_nand.pdf – Rev. H 09/10 EN
LOCK
WE#
WP#
R/B#
I/Ox
ALE
CE#
RE#
CLE
1
Note:
Control
control
logic
These devices use NAND Flash electrical and command interfaces. Data, commands,
and addresses are multiplexed onto the same pins and received by I/O control circuits.
The commands received at the I/O control circuits are latched by a command register
and are transferred to control logic circuits for generating internal signals to control de-
vice operations. The addresses are latched by an address register and sent to a row
decoder to select a row address, or to a column decoder to select a column address.
Data is transferred to or from the NAND Flash memory array, byte by byte (x8) or word
by word (x16), through a data register and a cache register.
The NAND Flash memory array is programmed and read using page-based operations
and is erased using block-based operations. During normal page operations, the data
and cache registers act as a single register. During cache operations, the data and cache
registers operate independently to increase data throughput. The status register reports
the status of die operations.
I/O
1. The LOCK pin is used on the 1.8V device.
Command register
Address register
Status register
15
Micron Technology, Inc. reserves the right to change products or specifications without notice.
2Gb: x8, x16 NAND Flash Memory
Column decode
Cache register
NAND Flash
Data register
(2 planes)
array
© 2009 Micron Technology, Inc. All rights reserved.
ECC
V
CC
Architecture
V
SS

Related parts for MT29F2G08ABAEAWP-IT:E