SE97PW,118 NXP Semiconductors, SE97PW,118 Datasheet - Page 21

IC TEMP SENSOR DIMM 8-TSSOP

SE97PW,118

Manufacturer Part Number
SE97PW,118
Description
IC TEMP SENSOR DIMM 8-TSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SE97PW,118

Function
Temp Monitoring System (Sensor)
Topology
ADC (Sigma Delta), Comparator, Register Bank
Sensor Type
Internal
Sensing Temperature
-40°C ~ 125°C
Output Type
I²C™/SMBus™
Output Alarm
Yes
Output Fan
Yes
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
8-TSSOP
Temperature Threshold
+ 165 C
Full Temp Accuracy
1 %
Digital Output - Bus Interface
I2C, SMBus
Digital Output - Number Of Bits
11 bit
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Description/function
Memory Module Temperature Sensor
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Supply Current
250 uA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-4291-2
935284062118
SE97PW-T
NXP Semiconductors
Table 7.
Instructions with R/W bit = 1.
SE97_7
Product data sheet
Status
Permanently
protected
Protected with
RWP
Not protected
Acknowledge when reading the write protection
7.10.2.3 Read Permanent Write Protection (RPWP), Read Reversible Write Protection
7.10.3.1 Current address read
7.10.3.2 Selective read
7.10.3 Read operations
RPWP, RRWP or
Instruction
RPWP, RRWP or
RCRWP
RRWP
RCRWP
RPWP
RCRWP
(RRWP), and Read Clear Reversible Write Protection (RCRWP)
Read PWP, RWP, and CRWP allow the SE97 to be read in write protection mode. The
instruction format is the same as that of the write protection except that the 8
set to 1.
the instructions are issued.
In Standby mode, the SE97 internal address counter points to the data byte immediately
following the last byte accessed by a previous operation. If the ‘previous’ byte was the last
byte in memory, then the address counter will point to the first memory byte, and so on. If
the SE97 decodes a slave address with a ‘1’ in the R/W bit position
issue an Acknowledge in the ninth clock cycle and will then transmit the data byte being
pointed at by the address counter. The master can then stop further transmission by
issuing a No Acknowledge on the ninth bit then followed by a STOP condition.
The read operation can also be started at an address different from the one stored in the
address counter. The address counter can be ‘initialized’ by performing a ‘dummy’ write
operation
R/W bit set to ‘0’) and the desired byte address. Instead of following-up with data, the
master then issues a second START, followed by the ‘Current Address Read’ sequence,
as described in
Fig 19. Current address read timing
Figure 18
(Figure
SDA
Section
START condition
S
20). The START condition is followed by the slave address (with the
ACK
NACK
NACK
ACK
ACK
ACK
shows the instruction format, while
1
slave address (memory)
Rev. 07 — 29 January 2010
0
DDR memory module temp sensor with integrated SPD, 3.3 V
7.10.3.1.
1
not significant
not significant
Address
not significant
not significant
not significant
0
A2 A1 A0
R/W acknowledge
1
NACK
NACK
ACK
NACK
NACK
NACK
A
from slave
Data byte
not significant
not significant
not significant
not significant
not significant
data from memory
Table 7
shows the responses when
no acknowledge
from master
STOP condition
(Figure
NACK
NACK
NACK
NACK
ACK
NACK
002aab251
© NXP B.V. 2010. All rights reserved.
A
19), it will
P
th
bit, R/W, is
SE97
21 of 55

Related parts for SE97PW,118