LFDAS12XSFT Freescale Semiconductor, LFDAS12XSFT Datasheet - Page 307

no-image

LFDAS12XSFT

Manufacturer Part Number
LFDAS12XSFT
Description
HARDWARE MC9S12XS 80-PIN
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of LFDAS12XSFT

Module/board Type
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
-
The bit time is determined by the oscillator frequency, the baud rate prescaler, and the number of time
quanta (Tq) clock cycles per bit (as shown in
11.3.2.5
A flag can be cleared only by software (writing a 1 to the corresponding bit position) when the condition
which caused the setting is no longer valid. Every flag has an associated interrupt enable bit in the
CANRIER register.
Freescale Semiconductor
Module Base + 0x0004
Reset:
W
R
1. This setting is not valid. Please refer to
MSCAN Receiver Flag Register (CANRFLG)
WUPIF
TSEG13
Bit Time
1. This setting is not valid. Please refer to
0
7
0
0
0
0
1
1
:
TSEG22
0
0
1
1
:
Figure 11-8. MSCAN Receiver Flag Register (CANRFLG)
= Unimplemented
CSCIF
=
6
0
TSEG12
(
----------------------------------------------------- -
Prescaler value
0
0
0
0
1
1
:
S12XS Family Reference Manual Rev. 1.11
f CANCLK
TSEG21
Table 11-10. Time Segment 1 Values
Table 11-9. Time Segment 2 Values
RSTAT1
0
0
1
1
:
0
5
TSEG11
0
0
1
1
1
1
:
Table 11-9
Table 11-37
TSEG20
RSTAT0
)
Table 11-37
4
0
0
1
0
1
:
(
1
TSEG10
+
Freescale’s Scalable Controller Area Network (S12MSCANV3)
and
TimeSegment1
0
1
0
1
0
1
:
for valid settings.
TSTAT1
Table
for valid settings.
0
3
1 Tq clock cycle
Time Segment 2
2 Tq clock cycles
7 Tq clock cycles
8 Tq clock cycles
11-10).
1 Tq clock cycle
15 Tq clock cycles
16 Tq clock cycles
2 Tq clock cycles
3 Tq clock cycles
Time segment 1
4 Tq clock cycles
TSTAT0
:
2
0
+
TimeSegment2
:
(1)
Access: User read/write
(1)
OVRIF
1
1
0
1
)
Eqn. 11-1
RXF
0
0
307
(1)

Related parts for LFDAS12XSFT